EEWORLDEEWORLDEEWORLD

Part Number

Search

BU-61586P2-360

Description
Micro Peripheral IC,
CategoryThe embedded processor and controller    Microcontrollers and processors   
File Size365KB,46 Pages
ManufacturerData Device Corporation
Download Datasheet Parametric View All

BU-61586P2-360 Overview

Micro Peripheral IC,

BU-61586P2-360 Parametric

Parameter NameAttribute value
Objectid107320768
package instruction,
Reach Compliance Codecompliant
BU-65170/61580 AND BU-61585
MIL-STD-1553A/B NOTICE 2 RT
AND BC/RT/MT, ADVANCED
COMMUNICATION ENGINE (ACE)
Make sure the next
Card you purchase
has...
®
FEATURES
Fully Integrated MIL-STD-1553
Interface Terminal
Flexible Processor/Memory Interface
Standard 4K x 16 RAM and Optional
12K x 16 or 8K x 17 RAM Available
Optional RAM Parity Generation/
Checking
Automatic BC Retries
Programmable BC Gap Times
BC Frame Auto-Repeat
Flexible RT Data Buffering
Programmable
I
llegalization
DESCRIPTION
DDC's BU-65170, BU-61580 and BU-61585 Bus Controller / Remote
Terminal / Monitor Terminal (BC/RT/MT) Advanced Communication
Engine (ACE) terminals comprise a complete integrated interface
between a host processor and a MIL-STD-1553 A and B or STANAG
3838 bus.
The ACE series is packaged in a 1.9 -square-inch, 70-pin, low-profile,
cofired MultiChip Module (MCM) ceramic package that is well suited
for applications with stringent height requirements.
The BU-61585 ACE integrates dual transceiver, protocol, memory
management, processor interface logic, and a total of 12K words of
RAM in a choice of DIP or flat pack packages. The BU-61585 requires
+5 V power and either -15 V or -12 V power.
The BU-61585 internal RAM can be configured as 12K x 16 or 8K x
17. The 8K x 17 RAM feature provides capability for memory integri-
ty checking by implementing RAM parity generation and verification
on all accesses. To minimize board space and “glue” logic, the ACE
provides ultimate flexibility in interfacing to a host processor and inter-
nal/external RAM.
The advanced functional architecture of the ACE terminals provides
software compatibility to DDC's Advanced Integrated Multiplexer
(AIM) series hybrids, while incorporating a multiplicity of architectural
enhancements. It allows flexible operation while off-loading the host
processor, ensuring data sample consistency, and supports bulk data
transfers.The ACE hybrids may be operated at either 12 or 16 MHz.
Wire bond options allow for programmable RT address (hardwired is
standard) and external transmitter inhibit inputs.
Selective Message Monitor
Simultaneous RT/Monitor Mode
FOR MORE INFORMATION CONTACT:
Data Device Corporation
105 Wilbur Place
Bohemia, New York 11716
631-567-5600 Fax: 631-567-7358
www.ddc-web.com
Technical Support:
1-800-DDC-5757 ext. 7771
All trademarks are the property of their respective owners.
©
1992, 1999 Data Device Corporation
Urgent, FPGA programming help
I want to write a program for dynamic display of digital tubes, but after downloading it to the board (epm240t100c5), it always won’t run. I don’t know what the problem is. I would like to ask for gui...
大梦将启 FPGA/CPLD
Compile error command line error D8004 '/I' requires an argument
Dear experts, the above error occurs during compilation. What is going on? Thank you for your answer!...
jeffleee Embedded System
Design and application of modular inverter power supply
Design and application of modular inverter power supply Abstract: This paper discusses the application scenarios and design features of modular inverter power supply, and takes the inverter power supp...
zbz0529 Power technology
Why can't I enter the TIMER capture interrupt? (1114)
I am new to 1114, and I wrote a program but cannot enter the interrupt. I would like to ask for help from my colleagues. I want to use the timer capture function, and I would be grateful if you can gi...
brave_guarder NXP MCU
Please ask the senior teacher, the principle of the car steering wheel control decoder
The principle of the car steering wheel control decoder is the resistor voltage divider type...
d3d4 Automotive Electronics
Arithmetic instructions
Arithmetic OperationsABS r3 = abs r1 ; a1 = abs a1, a0=abs a0 ; Add/Subtract r5 = r2 + r1(s) ;r0.l = r2.h + r4.l(ns) ; r1.l = r6-r7(rnd20) ; r1.l = r6-r7(rnd12) ; r0 += 40 ; MAX /MINr5 = max (r2, r3) ...
free DSP and ARM Processors

EEWorld
subscription
account

EEWorld
service
account

Automotive
development
circle

Robot
development
community

Index Files: 760  2435  2639  1443  142  16  50  54  30  3 
Datasheet   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z
Room 1530, 15th Floor, Building B, No. 18 Zhongguancun Street, Haidian District, Beijing Telephone: (010) 82350740 Postal Code: 100190
Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved 京ICP证060456号 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号