EEWORLDEEWORLDEEWORLD

Part Number

Search

ispLSI2032VL-180LJ44

Description
cpld - complex programmable logic device use ispmach 4000b
CategoryProgrammable logic devices    Programmable logic   
File Size112KB,12 Pages
ManufacturerLattice
Websitehttp://www.latticesemi.com
Download Datasheet Parametric Compare View All

ispLSI2032VL-180LJ44 Overview

cpld - complex programmable logic device use ispmach 4000b

ispLSI2032VL-180LJ44 Parametric

Parameter NameAttribute value
Is it Rohs certified?incompatible
Parts packaging codeLCC
package instructionPLASTIC, LCC-44
Contacts44
Reach Compliance Codeunknown
ECCN codeEAR99
Other featuresYES
maximum clock frequency118 MHz
In-system programmableYES
JESD-30 codeS-PQCC-J44
JESD-609 codee0
JTAG BSTYES
length16.5862 mm
Humidity sensitivity level3
Dedicated input times
Number of I/O lines32
Number of macro cells32
Number of terminals44
Maximum operating temperature70 °C
Minimum operating temperature
organize0 DEDICATED INPUTS, 32 I/O
Output functionMACROCELL
Package body materialPLASTIC/EPOXY
encapsulated codeQCCJ
Encapsulate equivalent codeLDCC44,.7SQ
Package shapeSQUARE
Package formCHIP CARRIER
Peak Reflow Temperature (Celsius)225
power supply2.5 V
Programmable logic typeEE PLD
propagation delay5 ns
Certification statusNot Qualified
Maximum seat height4.57 mm
Maximum supply voltage2.7 V
Minimum supply voltage2.3 V
Nominal supply voltage2.5 V
surface mountYES
technologyCMOS
Temperature levelCOMMERCIAL
Terminal surfaceTin/Lead (Sn/Pb)
Terminal formJ BEND
Terminal pitch1.27 mm
Terminal locationQUAD
Maximum time at peak reflow temperature30
width16.5862 mm
Base Number Matches1
ispLSI 2032VL
2.5V In-System Programmable
SuperFAST™ High Density PLD
Features
• SuperFAST HIGH DENSITY IN-SYSTEM
PROGRAMMABLE LOGIC
— 1000 PLD Gates
— 32 I/O Pins, Two Dedicated Inputs
— 32 Registers
— High Speed Global Interconnect
— Wide Input Gating for Fast Counters, State
Machines, Address Decoders, etc.
— Small Logic Block Size for Random Logic
— 100% Functional, JEDEC and Pinout Compatible
with ispLSI 2032V and 2032VE Devices
• 2.5V LOW VOLTAGE 2032 ARCHITECTURE
— Interfaces With Standard 3.3V Devices (Inputs and
I/Os are 3.3V Tolerant)
— 45 mA Typical Active Current
• HIGH PERFORMANCE E
2
CMOS
®
TECHNOLOGY
f
max
= 180 MHz Maximum Operating Frequency
t
pd
= 5.0 ns Propagation Delay
— Electrically Erasable and Reprogrammable
— Non-Volatile
— 100% Tested at Time of Manufacture
— Unused Product Term Shutdown Saves Power
• IN-SYSTEM PROGRAMMABLE
— 2.5V In-System Programmability (ISP™) Using
Boundary Scan Test Access Port (TAP)
— Open-Drain Output Option for Flexible Bus Interface
Capability, Allowing Easy Implementation of
Wired-OR or Bus Arbitration Logic
— Increased Manufacturing Yields, Reduced Time-to-
Market and Improved Product Quality
— Reprogram Soldered Devices for Faster Prototyping
• 100% IEEE 1149.1 BOUNDARY SCAN TESTABLE
• THE EASE OF USE AND FAST SYSTEM SPEED OF
PLDs WITH THE DENSITY AND FLEXIBILITY OF FPGAs
— Enhanced Pin Locking Capability
— Three Dedicated Clock Input Pins
— Synchronous and Asynchronous Clocks
— Programmable Output Slew Rate Control
— Flexible Pin Placement
— Optimized Global Routing Pool Provides Global
Interconnectivity
®
Discontinued Product (PCN #02-06). Contact Rochester Electronics for Availability.
www.latticesemi.com/sales/discontinueddevicessales.cfm
Functional Block Diagram
A0
Output Routing Pool (ORP)
Input Bus
A2
GLB
Logic
Array
D Q
D Q
A5
D Q
A3
A4
0139Bisp/2000
Description
The ispLSI 2032VL is a High Density Programmable
Logic Device containing 32 Registers, 32 Universal I/O
pins, two Dedicated Input Pins, three Dedicated Clock
Input Pins, one dedicated Global OE input pin and a
Global Routing Pool (GRP). The GRP provides complete
interconnectivity between all of these elements. The
ispLSI 2032VL features in-system programmability
through the Boundary Scan Test Access Port (TAP) and
is 100% IEEE 1149.1 Boundary Scan Testable. The
ispLSI 2032VL offers non-volatile reprogrammability of
the logic, as well as the interconnect to provide truly
reconfigurable systems.
The basic unit of logic on the ispLSI 2032VL device is the
Generic Logic Block (GLB). The GLBs are labeled A0, A1
.. A7 (see Figure 1). There are a total of eight GLBs in the
ispLSI 2032VL device. Each GLB is made up of four
macrocells. Each GLB has 18 inputs, a programmable
AND/OR/Exclusive OR array, and four outputs which can
be configured to be either combinatorial or registered.
Inputs to the GLB come from the GRP and dedicated
inputs. All of the GLB outputs are brought back into the
GRP so that they can be connected to the inputs of any
GLB on the device.
Copyright © 2002 Lattice Semiconductor Corp. All brand or product names are trademarks or registered trademarks of their respective holders. The specifications and information herein are subject
to change without notice.
LATTICE SEMICONDUCTOR CORP., 5555 Northeast Moore Ct., Hillsboro, Oregon 97124, U.S.A.
Tel. (503) 268-8000; 1-800-LATTICE; FAX (503) 268-8556; http://www.latticesemi.com
January 2002
2032vl_03
1
Input Bus
A1
D Q
A6
Output Routing Pool (ORP)
Global Routing Pool
(GRP)
A7

ispLSI2032VL-180LJ44 Related Products

ispLSI2032VL-180LJ44 ispLSI2032VL-135LT44I ispLSI2032VL-110LT44
Description cpld - complex programmable logic device use ispmach 4000b cpld - complex programmable logic device use ispmach 4000b cpld - complex programmable logic device use ispmach 4000b
Is it Rohs certified? incompatible incompatible incompatible
Parts packaging code LCC QFP QFP
package instruction PLASTIC, LCC-44 TQFP-44 TQFP-44
Contacts 44 44 44
Reach Compliance Code unknown unknown unknown
ECCN code EAR99 EAR99 EAR99
Other features YES YES YES
maximum clock frequency 118 MHz 100 MHz 80 MHz
In-system programmable YES YES YES
JESD-30 code S-PQCC-J44 S-PQFP-G44 S-PQFP-G44
JESD-609 code e0 e0 e0
JTAG BST YES YES YES
length 16.5862 mm 10 mm 10 mm
Humidity sensitivity level 3 3 3
Number of I/O lines 32 32 32
Number of macro cells 32 32 32
Number of terminals 44 44 44
Maximum operating temperature 70 °C 85 °C 70 °C
organize 0 DEDICATED INPUTS, 32 I/O 0 DEDICATED INPUTS, 32 I/O 0 DEDICATED INPUTS, 32 I/O
Output function MACROCELL MACROCELL MACROCELL
Package body material PLASTIC/EPOXY PLASTIC/EPOXY PLASTIC/EPOXY
encapsulated code QCCJ QFP QFP
Encapsulate equivalent code LDCC44,.7SQ QFP44,.47SQ,32 QFP44,.47SQ,32
Package shape SQUARE SQUARE SQUARE
Package form CHIP CARRIER FLATPACK FLATPACK
Peak Reflow Temperature (Celsius) 225 240 240
power supply 2.5 V 2.5 V 2.5 V
Programmable logic type EE PLD EE PLD EE PLD
propagation delay 5 ns 10 ns 10 ns
Certification status Not Qualified Not Qualified Not Qualified
Maximum supply voltage 2.7 V 2.7 V 2.7 V
Minimum supply voltage 2.3 V 2.3 V 2.3 V
Nominal supply voltage 2.5 V 2.5 V 2.5 V
surface mount YES YES YES
technology CMOS CMOS CMOS
Temperature level COMMERCIAL INDUSTRIAL COMMERCIAL
Terminal surface Tin/Lead (Sn/Pb) TIN LEAD TIN LEAD
Terminal form J BEND GULL WING GULL WING
Terminal pitch 1.27 mm 0.8 mm 0.8 mm
Terminal location QUAD QUAD QUAD
Maximum time at peak reflow temperature 30 30 30
width 16.5862 mm 10 mm 10 mm
Base Number Matches 1 1 1

Technical ResourceMore

EEWorld
subscription
account

EEWorld
service
account

Automotive
development
circle

Robot
development
community

Index Files: 1739  2491  57  2906  932  36  51  2  59  19 
Datasheet   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z
Room 1530, 15th Floor, Building B, No. 18 Zhongguancun Street, Haidian District, Beijing Telephone: (010) 82350740 Postal Code: 100190
Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved 京ICP证060456号 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号