EEWORLDEEWORLDEEWORLD

Part Number

Search

547CAA002477BBGR

Description
CMOS Output Clock Oscillator,
CategoryPassive components    oscillator   
File Size980KB,16 Pages
ManufacturerSilicon Laboratories Inc
Environmental Compliance
Download Datasheet Parametric View All

547CAA002477BBGR Online Shopping

Suppliers Part Number Price MOQ In stock  
547CAA002477BBGR - - View Buy Now

547CAA002477BBGR Overview

CMOS Output Clock Oscillator,

547CAA002477BBGR Parametric

Parameter NameAttribute value
Is it Rohs certified?conform to
Objectid8356039462
package instructionCLCC, 8 PIN
Reach Compliance Codeunknown
Other featuresTRI-STATE; ENA/DIS FUNCTION; COMPLEMENTARY O/P; DIFFERENTIAL O/P
maximum descent time1.5 ns
Frequency Adjustment - MechanicalNO
frequency stability20%
JESD-609 codee4
Installation featuresSURFACE MOUNT
Number of terminals8
Maximum operating frequency250 MHz
Minimum operating frequency0.2 MHz
Maximum operating temperature85 °C
Minimum operating temperature-40 °C
Oscillator typeCMOS
Output load5 pF
Maximum output low current8 mA
Encapsulate equivalent codeSOLCC8,.12
physical size5.0mm x 3.2mm x 1.33mm
longest rise time1.5 ns
Filter levelMIL-STD-883
Maximum slew rate127 mA
Maximum supply voltage3.465 V
Minimum supply voltage3.135 V
Nominal supply voltage3.3 V
surface mountYES
maximum symmetry55/45 %
Terminal surfaceNickel/Gold (Ni/Au)
Ultra Series
Crystal Oscillator
Si547 Data Sheet
Ultra Low Jitter Quad Any-Frequency XO (80 fs), 0.2 to 1500
MHz
The Si547 Ultra Series
oscillator utilizes Silicon Laboratories’ advanced 4
th
gener-
ation DSPLL
®
technology to provide an ultra-low jitter, low phase noise clock at four
selectable frequencies. The device is factory-programmed to provide any four se-
lectable frequencies from 0.2 to 1500 MHz with <1 ppb resolution and maintains ex-
ceptionally low jitter for both integer and fractional frequencies across its operating
range. The Si547 offers excellent reliability and frequency stability as well as guar-
anteed aging performance. On-chip power supply filtering provides industry-leading
power supply noise rejection, simplifying the task of generating low jitter clocks in
noisy systems that use switched-mode power supplies. Offered in industry-standard
3.2x5 mm and 5x7 mm footprints, the Si547 has a dramatically simplified supply
chain that enables Silicon Labs to ship custom frequency samples 1-2 weeks after
receipt of order. Unlike a traditional XO, where a different crystal is required for each
output frequency, the Si547 uses one simple crystal and a DSPLL IC-based ap-
proach to provide the desired output frequencies. This process also guarantees
100% electrical testing of every device. The Si547 is factory-configurable for a wide
variety of user specifications, including frequency, output format, and OE pin loca-
tion/polarity. Specific configurations are factory-programmed at time of shipment,
eliminating the long lead times associated with custom oscillators.
Pin Assignments
FS1
OE/NC
KEY FEATURES
• Available with any four selectable
frequencies from 200 kHz to 1500 MHz
• Ultra low jitter: 80 fs Typ RMS
(12 kHz – 20 MHz)
• Excellent PSRR and supply noise
immunity: –80 dBc Typ
• 7 ppm stability option (-40 to 85C)
• 3.3 V, 2.5 V and 1.8 V V
DD
supply
operation from the same part number
• LVPECL, LVDS, CML, HCSL, CMOS, and
Dual CMOS output options
• 3.2×5, 5x7 mm package footprints
• Samples available with 1-2 week lead times
APPLICATIONS
• 100G/200G/400G OTN, coherent optics
• 10G/25G/40G/100G Ethernet
• 3G-SDI/12G-SDI/24G-SDI broadcast video
• Servers, switches, storage, NICs, search
acceleration
• Test and measurement
• Clock and data recovery
• FPGA/ASIC clocking
1
2
3
7
6
5
4
VDD
CLK-
CLK+
NC/OE
GND
8
FS0
(Top View)
Pin #
1, 2
3
4
5
6
7
8
Descriptions
Selectable via ordering option
OE = Output enable; NC = No Connect
GND = Ground
CLK+ = Clock output
CLK- = Complementary clock output. Not used for CMOS.
NVM
OSC
Fixed
Frequency
Crystal
Frequency
Flexible
DSPLL
DCO
Low
Noise
Driver
Digital
Phase
Detector
Phase Error
Cancellation
Phase Error
Fractional
Divider
Digital
Loop
Filter
Flexible
Formats,
1.8V – 3.3V
Operation
VDD = Power supply
FS1 = Frequency Select 1
FS0 = Frequency Select 0
Control
Power Supply Regulation
OE, Frequency Select
(Pin Control)
Built-in Power Supply
Noise Rejection
silabs.com
| Building a more connected world.
Rev. 1.0

Technical ResourceMore

EEWorld
subscription
account

EEWorld
service
account

Automotive
development
circle

Robot
development
community

Index Files: 2132  1392  613  870  470  43  29  13  18  10 
Datasheet   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z
Room 1530, 15th Floor, Building B, No. 18 Zhongguancun Street, Haidian District, Beijing Telephone: (010) 82350740 Postal Code: 100190
Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved 京ICP证060456号 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号