EEWORLDEEWORLDEEWORLD

Part Number

Search

M1A3PE3000L-FG896M

Description
fpga - field programmable gate array 3M system gates
CategoryProgrammable logic devices    Programmable logic   
File Size5MB,158 Pages
ManufacturerActel
Websitehttp://www.actel.com/
Download Datasheet Parametric View All

M1A3PE3000L-FG896M Online Shopping

Suppliers Part Number Price MOQ In stock  
M1A3PE3000L-FG896M - - View Buy Now

M1A3PE3000L-FG896M Overview

fpga - field programmable gate array 3M system gates

M1A3PE3000L-FG896M Parametric

Parameter NameAttribute value
Is it Rohs certified?incompatible
MakerActel
package instruction1 MM PITCH, FBGA-896
Reach Compliance Codecompliant
maximum clock frequency250 MHz
JESD-30 codeS-PBGA-B896
JESD-609 codee0
length31 mm
Humidity sensitivity level3
Configurable number of logic blocks75264
Equivalent number of gates3000000
Number of entries620
Number of logical units75264
Output times620
Number of terminals896
Maximum operating temperature125 °C
Minimum operating temperature-55 °C
organize75264 CLBS, 3000000 GATES
Package body materialPLASTIC/EPOXY
encapsulated codeBGA
Encapsulate equivalent codeBGA896,30X30,40
Package shapeSQUARE
Package formGRID ARRAY
Peak Reflow Temperature (Celsius)225
power supply1.2/1.5,1.2/3.3 V
Programmable logic typeFIELD PROGRAMMABLE GATE ARRAY
Certification statusNot Qualified
Maximum seat height2.44 mm
Maximum supply voltage1.575 V
Minimum supply voltage1.14 V
Nominal supply voltage1.2 V
surface mountYES
technologyCMOS
Temperature levelMILITARY
Terminal surfaceTIN LEAD
Terminal formBALL
Terminal pitch1 mm
Terminal locationBOTTOM
Maximum time at peak reflow temperature30
width31 mm
Revision 9
ProASIC3E Flash Family FPGAs
with Optional Soft ARM
®
Support
Features and Benefits
High Capacity
• 600 k to 3 Million System Gates
• 108 to 504 kbits of True Dual-Port SRAM
• Up to 620 User I/Os
®
Pro (Professional) I/O
700 Mbps DDR, LVDS-Capable I/Os
1.5 V, 1.8 V, 2.5 V, and 3.3 V Mixed-Voltage Operation
Bank-Selectable I/O Voltages—up to 8 Banks per Chip
Single-Ended I/O Standards: LVTTL, LVCMOS 3.3 V /
2.5 V / 1.8 V / 1.5 V, 3.3 V PCI / 3.3 V PCI-X, and LVCMOS
2.5 V / 5.0 V Input
Differential I/O Standards: LVPECL, LVDS, B-LVDS, and
M-LVDS
Voltage-Referenced I/O Standards: GTL+ 2.5 V / 3.3 V, GTL
2.5 V / 3.3 V, HSTL Class I and II, SSTL2 Class I and II, SSTL3
Class I and II
I/O Registers on Input, Output, and Enable Paths
Hot-Swappable and Cold Sparing I/Os
Programmable Output Slew Rate and Drive Strength
Programmable Input Delay
Schmitt Trigger Option on Single-Ended Inputs
Weak Pull-Up/-Down
IEEE 1149.1 (JTAG) Boundary Scan Test
Pin-Compatible Packages across the ProASIC
®
3E Family
Reprogrammable Flash Technology
• 130-nm, 7-Layer Metal (6 Copper), Flash-Based CMOS
Process
• Live at Power-Up (LAPU) Level 0 Support
• Single-Chip Solution
• Retains Programmed Design when Powered Off
On-Chip User Nonvolatile Memory
• 1 kbit of FlashROM with Synchronous Interfacing
High Performance
• 350 MHz System Performance
• 3.3 V, 66 MHz 64-Bit PCI
In-System Programming (ISP) and Security
• Secure ISP Using On-Chip 128-Bit Advanced Encryption
Standard (AES) Decryption via JTAG (IEEE 1532–compliant)
• FlashLock
®
to Secure FPGA Contents
Clock Conditioning Circuit (CCC) and PLL
• Six CCC Blocks, Each with an Integrated PLL
• Configurable Phase-Shift, Multiply/Divide, Delay Capabilities
and External Feedback
• Wide Input Frequency Range (1.5 MHz to 200 MHz)
Low Power
• Core Voltage for Low Power
• Support for 1.5-V-Only Systems
• Low-Impedance Flash Switches
SRAMs and FIFOs
• Variable-Aspect-Ratio 4,608-Bit RAM Blocks (×1, ×2, ×4, ×9,
and ×18 organizations available)
• True Dual-Port SRAM (except ×18)
• 24 SRAM and FIFO Configurations with Synchronous Operation
up to 350 MHz
High-Performance Routing Hierarchy
Segmented, Hierarchical Routing and Clock Structure
Ultra-Fast Local and Long-Line Network
Enhanced High-Speed, Very-Long-Line Network
High-Performance, Low-Skew Global Network
Architecture Supports Ultra-High Utilization
ARM Processor Support in ProASIC3E FPGAs
• M1 ProASIC3E Devices—Cortex-M1 Soft Processor Available
with or without Debug
Table 1-1 • ProASIC3E Product Family
ProASIC3E Devices
Cortex-M1 Devices
System Gates
VersaTiles (D-flip-flops)
RAM Kbits (1,024 bits)
4,608-Bit Blocks
FlashROM Kbits
Secure (AES) ISP
CCCs with Integrated PLLs
VersaNet Globals
3
I/O Banks
Maximum User I/Os
Package Pins
PQFP
FBGA
2
1
A3PE600
600,000
13,824
108
24
1
Yes
6
18
8
270
PQ208
FG256, FG484
A3PE1500
M1A3PE1500
1,500,000
38,400
270
60
1
Yes
6
18
8
444
PQ208
FG484, FG676
A3PE3000
M1A3PE3000
3,000,000
75,264
504
112
1
Yes
6
18
8
620
PQ208
FG324
,
FG484, FG896
Notes:
1. Refer to the
Cortex-M1
product brief for more information.
2. The PQ208 package supports six CCCs and two PLLs.
3. Six chip (main) and three quadrant global networks are available.
4. For devices supporting lower densities, refer to the
ProASIC3 Flash Family FPGAs
datasheet.
August 2009
© 2010 Actel Corporation
I
How to build a cross-compilation environment for PXA270
I bought a book called "ARM Embedded from Beginner to Mastery", in which the second chapter contains content about building a cross-compilation environment step by step. However, I always make mistake...
krg07 Embedded System
About the I/O port space addressing problem of TMS320VC5402
What is the correspondence between the addressing of the I/O port space of DSP5402 and the external parallel I/O pins?...
chinalee1990 DSP and ARM Processors
My ZLG M0 is probably in trouble.
Today, I was happily adjusting the PWM program and when the oscilloscope probe touched the pin, there seemed to be some sparks. I didn't pay much attention to it. The waveform appeared, but the freque...
常见泽1 NXP MCU
The PCB I drew today was despised. Who can take a look?
1 I spent a lot of effort to design a FPGA PCB. I showed it to my classmates. They said three things about the board, saying that it was too bad and that the board I drew was too bad. (I held back at ...
江汉大学南瓜 PCB Design
Xilinx simulation can be realized, but the memory chip cannot be burned into it
The XC3S500E chip can be simulated, but the memory chip XCF04S cannot be burned in and Verify fails. Thank you for your guidance....
museum FPGA/CPLD
Problem with BIOS\"task\" object.
I would like to ask you:In BIOS, I use TSK0 to call the function test(), and the hardware interrupt INT1 calls T0ISR(). After running the program, the program always enters T0ISR() without calling the...
fangyu_99 Analogue and Mixed Signal

EEWorld
subscription
account

EEWorld
service
account

Automotive
development
circle

Robot
development
community

Index Files: 1009  1079  135  193  931  21  22  3  4  19 
Datasheet   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z
Room 1530, 15th Floor, Building B, No. 18 Zhongguancun Street, Haidian District, Beijing Telephone: (010) 82350740 Postal Code: 100190
Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved 京ICP证060456号 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号