EEWORLDEEWORLDEEWORLD

Part Number

Search

CY7C1383C-100BZC

Description
18-Mb (512k x 36/1M x 18) flow-through sram
File Size561KB,36 Pages
ManufacturerCypress Semiconductor
Download Datasheet Compare View All

CY7C1383C-100BZC Overview

18-Mb (512k x 36/1M x 18) flow-through sram

CY7C1381C
CY7C1383C
18-Mb (512K x 36/1M x 18) Flow-Through SRAM
Features
Supports 133-MHz bus operations
512K X 36/1M X 18 common I/O
3.3V –5% and +10% core power supply (V
DD
)
2.5V or 3.3V I/O supply (V
DDQ
)
Fast clock-to-output times
— 6.5 ns (133-MHz version)
— 7.5 ns (117-MHz version)
— 8.5 ns (100-MHz version)
Provide high-performance 2-1-1-1 access rate
User-selectable burst counter supporting Intel
Pentium
interleaved or linear burst sequences
Separate processor and controller address strobes
Synchronous self-timed write
Asynchronous output enable
Offered in JEDEC-standard 100-pin TQFP ,119-ball BGA
and 165-ball fBGA packages
JTAG boundary scan for BGA and fBGA packages
“ZZ” Sleep Mode option
Functional Description
[1]
The CY7C1381C/CY7C1383C is a 3.3V, 512K x 36 and 1M x
18 Synchronous Flowthrough SRAMs, respectively designed
to interface with high-speed microprocessors with minimum
glue logic. Maximum access delay from clock rise is 6.5 ns
(133-MHz version). A 2-bit on-chip counter captures the first
address in a burst and increments the address automatically
for the rest of the burst access. All synchronous inputs are
gated by registers controlled by a positive-edge-triggered
Clock Input (CLK). The synchronous inputs include all
addresses, all data inputs, address-pipelining Chip Enable
(CE
1
), depth-expansion Chip Enables (CE
2
and CE
3[2]
), Burst
Control inputs (ADSC, ADSP, and ADV), Write Enables (BW
x
,
and BWE), and Global Write (GW). Asynchronous inputs
include the Output Enable (OE) and the ZZ pin.
The CY7C1381C/CY7C1383C allows either interleaved or
linear burst sequences, selected by the MODE input pin. A
HIGH selects an interleaved burst sequence, while a LOW
selects a linear burst sequence. Burst accesses can be
initiated with the Processor Address Strobe (ADSP) or the
cache Controller Address Strobe (ADSC) inputs. Address
advancement is controlled by the Address Advancement
(ADV) input.
Addresses and chip enables are registered at rising edge of
clock when either Address Strobe Processor (ADSP) or
Address Strobe Controller (ADSC) are active. Subsequent
burst addresses can be internally generated as controlled by
the Advance pin (ADV).
The CY7C1381C/CY7C1383C operates from a +3.3V core
power supply while all outputs may operate with either a +2.5
or +3.3V supply. All inputs and outputs are JEDEC-standard
JESD8-5-compatible.
Selection Guide
133 MHz
Maximum Access Time
Maximum Operating Current
Maximum CMOS Standby Current
1
2
117 MHz
7.5
190
70
100 MHz
8.5
175
70
Unit
ns
mA
mA
6.5
210
70
3
4
5
6
Notes:
1. For best–practices recommendations, please refer to the Cypress application note
System Design Guidelines
on www.cypress.com.
2. CE
3,
CE
2
are for TQFP and 165 fBGA package only. 119 BGA is offered only in 1 Chip Enable.
Cypress Semiconductor Corporation
Document #: 38-05238 Rev. *B
3901 North First Street
San Jose
,
CA 95134
408-943-2600
Revised February 26, 2004

CY7C1383C-100BZC Related Products

CY7C1383C-100BZC CY7C1383C-100AC CY7C1383C-100BGC CY7C1383C-100BGI CY7C1383C-133BGC CY7C1383C-100BZI CY7C1383C-133AC
Description 18-Mb (512k x 36/1M x 18) flow-through sram IC sram 18mbit 100mhz 100lqfp 18-Mb (512k x 36/1M x 18) flow-through sram 18-Mb (512k x 36/1M x 18) flow-through sram 18-Mb (512k x 36/1M x 18) flow-through sram 18-Mb (512k x 36/1M x 18) flow-through sram 18-Mb (512k x 36/1M x 18) flow-through sram

EEWorld
subscription
account

EEWorld
service
account

Automotive
development
circle

Robot
development
community

Index Files: 864  352  2235  1279  958  18  8  45  26  20 
Datasheet   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z
Room 1530, 15th Floor, Building B, No. 18 Zhongguancun Street, Haidian District, Beijing Telephone: (010) 82350740 Postal Code: 100190
Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved 京ICP证060456号 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号