EEWORLDEEWORLDEEWORLD

Part Number

Search

CY7C1380F-167BGXC

Description
18-mbit (512k x 36/1M x 18) pipelined sram
File Size1MB,30 Pages
ManufacturerCypress Semiconductor
Download Datasheet Compare View All

CY7C1380F-167BGXC Overview

18-mbit (512k x 36/1M x 18) pipelined sram

CY7C1380D, CY7C1380F
CY7C1382D, CY7C1382F
18-Mbit (512K x 36/1M x 18) Pipelined SRAM
Features
• Supports bus operation up to 250 MHz
• Available speed grades are 250, 200, and 167 MHz
• Registered inputs and outputs for pipelined operation
• 3.3V core power supply
• 2.5V or 3.3V IO power supply
• Fast clock-to-output times
— 2.6 ns (for 250 MHz device)
• Provides high-performance 3-1-1-1 access rate
• User selectable burst counter supporting Intel
®
Pentium
®
interleaved or linear burst sequences
• Separate processor and controller address strobes
• Synchronous self-timed write
• Asynchronous output enable
• Single cycle chip deselect
• CY7C1380D/CY7C1382D available in JEDEC-standard
Pb-free 100-pin TQFP, Pb-free and non Pb-free 165-ball
FBGA package. CY7C1380F/CY7C1382F available in
Pb-free and non Pb-free 119-ball BGA package
• IEEE 1149.1 JTAG-Compatible Boundary Scan
• ZZ sleep mode option
Functional Description
[1]
The
CY7C1380D/CY7C1382D/CY7C1380F/CY7C1382F
SRAM integrates 524,288 x 36 and 1,048,576 x 18 SRAM
cells with advanced synchronous peripheral circuitry and a
two-bit counter for internal burst operation. All synchronous
inputs are gated by registers controlled by a positive edge
triggered clock input (CLK). The synchronous inputs include
all addresses, all data inputs, address-pipelining chip enable
(CE
1
), depth-expansion chip enables (CE
2
and CE
3 [2]
), burst
control inputs (ADSC, ADSP, and ADV), write enables (BW
X
,
and BWE), and global write (GW). Asynchronous inputs
include the output enable (OE) and the ZZ pin.
Addresses and chip enables are registered at rising edge of
clock when address strobe processor (ADSP) or address
strobe controller (ADSC) are active. Subsequent burst
addresses can be internally generated as they are controlled
by the advance pin (ADV).
Address, data inputs, and write controls are registered on-chip
to initiate a self-timed write cycle.This part supports byte write
operations (see
Pin Definitions on page 6
and
Truth Table
[4,
5, 6, 7, 8]
on page 9
for further details). Write cycles can be one
to two or four bytes wide as controlled by the byte write control
inputs. GW when active LOW causes all bytes to be written.
The
CY7C1380D/CY7C1382D/CY7C1380F/CY7C1382F
operates from a +3.3V core power supply while all outputs
operate with a +2.5 or +3.3V power supply. All inputs and
outputs are JEDEC-standard and JESD8-5-compatible.
Selection Guide
250 MHz
Maximum Access Time
Maximum Operating Current
Maximum CMOS Standby Current
2.6
350
70
200 MHz
3.0
300
70
167 MHz
3.4
275
70
Unit
ns
mA
mA
Notes:
1. For best practices or recommendations, please refer to the Cypress application note AN1064,
SRAM System Design Guidelines
on
www.cypress.com.
2. CE
3,
CE
2
are for TQFP and 165 FBGA packages only. 119 BGA is offered only in 1 chip enable.
Cypress Semiconductor Corporation
Document #: 38-05543 Rev. *E
198 Champion Court
San Jose
,
CA 95134-1709
408-943-2600
Revised Feburary 07, 2007

CY7C1380F-167BGXC Related Products

CY7C1380F-167BGXC CY7C1380F-167BGXI
Description 18-mbit (512k x 36/1M x 18) pipelined sram 18-mbit (512k x 36/1M x 18) pipelined sram
FreeModbus has problems
I found a FreeModBus on the Internet, but it doesn't work on the development board. It stops at BEAB BKPT 0xAB when it runs. I don't know what the problem is. I hope friends with experience can give m...
dyc1229 Microcontroller MCU
How to download and run the software after building the environment with vs2005 + wince platform builder6.0? My smartphone is running WM6.0.
How to download and run the software after building the environment with vs2005 + wince platform builder 6.0? My smartphone is running WM6.0. Is it set in the target directory? Please give me some adv...
ranran325 Embedded System
Wince ReadFile function failed to read data
[code] CString strFilePath = _T("\\hard disk\\AccountFile.dll"); HANDLE m_hAccountFile = CreateFile(strFilePath,GENERIC_READ|GENERIC_WRITE,FILE_SHARE_READ,NULL, OPEN_ALWAYS,FILE_ATTRIBUTE_NORMAL|FILE_...
icove Embedded System
[After-class exercises] After-class exercises 3 DCO
1.Overview of basic clock system 2.1 Clock Source Overview The basic clock module includes three clock input sources:[1] LFXT1CLK The watch crystal works in low frequency mode (32.768kHz) by default ,...
常见泽1 Microcontroller MCU
ATmega128 internal EEPROM data lost when power is off?
Write data to the EEPROM of ATmega128 through the serial port: eprom_write(0x00, 0x0E, data_in); Every time the power is turned on, read from the EEPROM: eprom_read(0x00, 0x0E, data_out);[/size][/back...
godjohsn Microchip MCU
arm7 used to be ISP download, I want to change it to IAP download
I have no idea at all, please help me......
snailsun ARM Technology

EEWorld
subscription
account

EEWorld
service
account

Automotive
development
circle

Robot
development
community

Index Files: 2354  2668  850  1991  1610  48  54  18  41  33 
Datasheet   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z
Room 1530, 15th Floor, Building B, No. 18 Zhongguancun Street, Haidian District, Beijing Telephone: (010) 82350740 Postal Code: 100190
Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved 京ICP证060456号 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号