EEWORLDEEWORLDEEWORLD

Part Number

Search

CY7C1372DV25-250BGI

Description
18-mbit (512k x 36/1M x 18) pipelined sram with nobl? architecture
File Size419KB,30 Pages
ManufacturerCypress Semiconductor
Download Datasheet View All

CY7C1372DV25-250BGI Overview

18-mbit (512k x 36/1M x 18) pipelined sram with nobl? architecture

PRELIMINARY
CY7C1370DV25
CY7C1372DV25
18-Mbit (512K x 36/1M x 18) Pipelined SRAM
with NoBL™ Architecture
Features
• Pin-compatible and functionally equivalent to ZBT™
• Supports 250-MHz bus operations with zero wait states
— Available speed grades are 250, 200, and 167 MHz
• Internally self-timed output buffer control to eliminate
the need to use asynchronous OE
• Fully registered (inputs and outputs) for pipelined
operation
• Byte Write capability
• Single 2.5V power supply
• 2.5V I/O power supply
• Fast clock-to-output times
— 2.6 ns (for 250-MHz device)
— 3.0 ns (for 200-MHz device)
— 3.4 ns (for 167-MHz device)
• Clock Enable (CEN) pin to suspend operation
• Synchronous self-timed writes
• Available in lead-free 100 TQFP, 119 BGA, and 165 fBGA
packages
• IEEE 1149.1 JTAG Boundary Scan
• Burst capability—linear or interleaved burst order
• “ZZ” Sleep Mode option and Stop Clock option
Functional Description
The CY7C1370DV25 and CY7C1372DV25 are 2.5V, 512K x
36 and 1 Mbit x 18 Synchronous pipelined burst SRAMs with
No Bus Latency™ (NoBL) logic, respectively. They are
designed to support unlimited true back-to-back Read/Write
operations with no wait states. The CY7C1370DV25 and
CY7C1372DV25 are equipped with the advanced (NoBL) logic
required to enable consecutive Read/Write operations with
data being transferred on every clock cycle. This feature
dramatically improves the throughput of data in systems that
require frequent Write/Read transitions. The CY7C1370DV25
and CY7C1372DV25 are pin-compatible and functionally
equivalent to ZBT devices.
All synchronous inputs pass through input registers controlled
by the rising edge of the clock. All data outputs pass through
output registers controlled by the rising edge of the clock. The
clock input is qualified by the Clock Enable (CEN) signal,
which when deasserted suspends operation and extends the
previous clock cycle.
Write operations are controlled by the Byte Write Selects
(BW
a
–BW
d
for CY7C1370DV25 and BW
a
–BW
b
for
CY7C1372DV25) and a Write Enable (WE) input. All writes are
conducted with on-chip synchronous self-timed write circuitry.
Three synchronous Chip Enables (CE
1
, CE
2
, CE
3
) and an
asynchronous Output Enable (OE) provide for easy bank
selection and output three-state control. In order to avoid bus
contention, the output drivers are synchronously three-stated
during the data portion of a write sequence.
Logic Block Diagram-CY7C1370DV25 (512K x 36)
A0, A1, A
MODE
CLK
CEN
ADDRESS
REGISTER 0
A1
A1'
D1
Q1
A0
A0'
BURST
D0
Q0
LOGIC
ADV/LD
C
WRITE ADDRESS
REGISTER 1
WRITE ADDRESS
REGISTER 2
C
ADV/LD
BW
a
BW
b
BW
c
BW
d
WE
WRITE REGISTRY
AND DATA COHERENCY
CONTROL LOGIC
WRITE
DRIVERS
MEMORY
ARRAY
S
E
N
S
E
A
M
P
S
O
U
T
P
U
T
R
E
G
I
S
T
E
R
S
D
A
T
A
S
T
E
E
R
I
N
G
O
U
T
P
U
T
B
U
F
F
E
R
S
E
DQs
DQP
a
DQP
b
DQP
c
DQP
d
E
INPUT
REGISTER 1
E
INPUT
REGISTER 0
E
OE
CE1
CE2
CE3
ZZ
READ LOGIC
SLEEP
CONTROL
Cypress Semiconductor Corporation
Document #: 38-05558 Rev. *A
3901 North First Street
San Jose
,
CA 95134
408-943-2600
Revised November 9, 2004
Keil/ucos task function: When running into the task function, will the value of sp change?
When executing this function, will the value of sp change? Will the value of sp change due to assignment to local variables or operation of local variables? void Task1(void *nouse) reentrant {unsigned...
quanxi Real-time operating system RTOS
Where is the From-To Editor option in Altium Designer 15?
2 SDRAM address lines of equal length wiring do not know where this option is :congratulate: help...
点到为止_bR3Sr PCB Design
[Atmel SAM R21 Creative Competition Weekly Plan] + NFC-based smart home access control system
[Design Description] With SAM R21 core board as the main control, combined with NFC radio frequency identification technology, the automatic identification and processing of the smart home access cont...
通宵敲代码 MCU
Why is the wireless USB HUB so expensive?
I want to connect my USB keyboard, joystick and mouse (all USB wired) to a USB hub. This USB hub should be 2.4G wireless, so that the device can automatically send multiple USB devices connected to th...
doganup RF/Wirelessly
Using stc51 to make a light cube
Light Cube Video [url]http://v.youku.com/v_show/id_XNTg1MjM5NjE2.html[/url][img]http://www.51hei.com/bbs/data/attachment/forum/201308/16/234312o082gmzej95x515v.jpg[/img]...
automomaek Creative Market

EEWorld
subscription
account

EEWorld
service
account

Automotive
development
circle

Robot
development
community

Index Files: 1671  2614  2779  2020  2048  34  53  56  41  42 
Datasheet   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z
Room 1530, 15th Floor, Building B, No. 18 Zhongguancun Street, Haidian District, Beijing Telephone: (010) 82350740 Postal Code: 100190
Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved 京ICP证060456号 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号