EEWORLDEEWORLDEEWORLD

Part Number

Search

530HC1400M00DGR

Description
CMOS/TTL Output Clock Oscillator, 1400MHz Nom, ROHS COMPLIANT, SMD, 6 PIN
CategoryPassive components    oscillator   
File Size215KB,12 Pages
ManufacturerSilicon Laboratories Inc
Environmental Compliance
Download Datasheet Parametric View All

530HC1400M00DGR Overview

CMOS/TTL Output Clock Oscillator, 1400MHz Nom, ROHS COMPLIANT, SMD, 6 PIN

530HC1400M00DGR Parametric

Parameter NameAttribute value
Is it lead-free?Lead free
Is it Rohs certified?conform to
Reach Compliance Codeunknown
Other featuresTAPE AND REEL
maximum descent time0.35 ns
Frequency Adjustment - MechanicalNO
frequency stability7%
JESD-609 codee4
Manufacturer's serial number530
Installation featuresSURFACE MOUNT
Nominal operating frequency1400 MHz
Maximum operating temperature85 °C
Minimum operating temperature-40 °C
Oscillator typeCMOS/TTL
physical size7.0mm x 5.0mm x 1.85mm
longest rise time0.35 ns
Maximum supply voltage2.75 V
Minimum supply voltage2.25 V
Nominal supply voltage2.5 V
surface mountYES
maximum symmetry55/45 %
Terminal surfaceNickel/Gold (Ni/Au)
Base Number Matches1
S i 5 3 0 / 5 31
R
EVISION
D
C
R Y S TA L
O
S C I L L A T O R
(XO)
(10 M H
Z T O
1.4 G H
Z
)
Features
Available with any-rate output
frequencies from 10 MHz to 945 MHz
and select frequencies to 1.4 GHz
3rd generation DSPLL
®
with superior
jitter performance
3x better frequency stability than
SAW-based oscillators
Internal fixed crystal frequency
ensures high reliability and low
aging
Available CMOS, LVPECL,
LVDS, and CML outputs
3.3, 2.5, and 1.8 V supply options
Industry-standard 5 x 7 mm
package and pinout
Pb-free/RoHS-compliant
Si5602
Ordering Information:
See page 7.
Applications
SONET/SDH
Networking
SD/HD video
Test and measurement
Clock and data recovery
FPGA/ASIC clock generation
Pin Assignments:
See page 6.
(Top View)
NC
OE
GND
1
2
3
6
5
4
V
DD
Description
The Si530/531 XO utilizes Silicon Laboratories’ advanced DSPLL circuitry
to provide a low jitter clock at high frequencies. The Si530/531 is available
with any-rate output frequency from 10 to 945 MHz and select frequencies to
1400 MHz. Unlike a traditional XO, where a different crystal is required for
each output frequency, the Si530/531 uses one fixed crystal to provide a
wide range of output frequencies. This IC based approach allows the crystal
resonator to provide exceptional frequency stability and reliability. In addition,
DSPLL clock synthesis provides superior supply noise rejection, simplifying
the task of generating low jitter clocks in noisy environments typically found in
communication systems. The Si530/531 IC based XO is factory configurable
for a wide variety of user specifications including frequency, supply voltage,
output format, and temperature stability. Specific configurations are factory
programmed at time of shipment, thereby eliminating long lead times
associated with custom oscillators.
®
CLK–
CLK+
Si530 (LVDS/LVPECL/CML)
OE
NC
GND
1
2
3
6
5
4
V
DD
Functional Block Diagram
V
DD
CLK– CLK+
NC
CLK
Si530 (CMOS)
Fixed
Frequency
XO
Any-rate
10–1400 MHz
DSPLL
®
Clock
Synthesis
OE
NC
GND
1
2
3
6
5
4
V
DD
CLK–
CLK+
Si531 (LVDS/LVPECL/CML)
OE
GND
Rev. 1.1 6/07
Copyright © 2007 by Silicon Laboratories
Si530/531
Classic Internet Explorer 7.0 for XP SP2 VISTA Simplified Chinese version
The Chinese version of IE7 supports Chinese domain names. Internet Explorer 7, which includes many major security improvements, has finally released its latest official version. Microsoft has released...
zhaosiyun Embedded System
Liu Xiang's brilliant achievements
Name: Liu Xiang Gender: Male Birthplace: Shanghai Birthday: July 13, 1983 Height: 1.88 meters Weight: 74 kilograms Events: 110-meter hurdles4th place in the men's 110-meter hurdles at the 2000 World Y...
yanmei Talking
Design of frequency divider with variable frequency division coefficient
Given a binary data by the host computer, use Verilog to implement the design of a 50M frequency divider based on this binary data as the frequency division coefficient. I would like to ask for guidan...
boris1230 FPGA/CPLD
【Reprint】PCB stackup reference
Reprinted from Century Core Copy Board Company [b][size=5] PCB Stackup Reference [/size][/b] ------------------------------------------------------------------------------ [font=Verdana]Terminology De...
okhxyyo PCB Design
Two new technologies added to semiconductor wafer products
The contract manufacturing market ended 2007 on shaky ground. Despite healthy revenue growth for the year, iSuppli's revised contract manufacturing industry forecast shows that growth will slow in the...
kandy2059 PCB Design
Someone just sent me a URL for NEC's DF series chips (free)
[i=s]This post was last edited by paulhyde on 2014-9-15 09:30[/i] That guy is so fucking cruel, he wrote the URL in a notepad, zipped the whole file, and then charged for it! I despise you [url=http:/...
wxjd87 Electronics Design Contest

EEWorld
subscription
account

EEWorld
service
account

Automotive
development
circle

Robot
development
community

Index Files: 2100  1184  1666  1840  2168  43  24  34  38  44 
Datasheet   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z
Room 1530, 15th Floor, Building B, No. 18 Zhongguancun Street, Haidian District, Beijing Telephone: (010) 82350740 Postal Code: 100190
Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved 京ICP证060456号 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号