EEWORLDEEWORLDEEWORLD

Part Number

Search

AM27C040-200JC

Description
AM27C040-200JC
Categorystorage    storage   
File Size175KB,13 Pages
ManufacturerCypress Semiconductor
Download Datasheet Parametric View All

AM27C040-200JC Overview

AM27C040-200JC

AM27C040-200JC Parametric

Parameter NameAttribute value
Reach Compliance Codecompliant
Base Number Matches1
FINAL
Am27C040
4 Megabit (512 K x 8-Bit) CMOS EPROM
DISTINCTIVE CHARACTERISTICS
s
Fast access time
— Available in speed options as fast as 90 ns
s
Low power consumption
— <10 µA typical CMOS standby current
s
JEDEC-approved pinout
— Plug-in upgrade for 1 Mbit and 2 Mbit EPROMs
— Easy upgrade from 28-pin JEDEC EPROMs
s
Single +5 V power supply
s
±10%
power supply tolerance standard
s
100% Flashrite™ programming
— Typical programming time of 1 minute
s
Latch-up protected to 100 mA from –1 V to
V
CC
+ 1 V
s
High noise immunity
s
Compact 32-pin DIP, PDIP, PLCC packages
GENERAL DESCRIPTION
The Am27C040 is a 4 Mbit ultraviolet erasable pro-
grammable read-only memory. It is organized as 512K
bytes, operates from a single +5 V supply, has a static
standby mode, and features fast single address loca-
tion programming. The device is available in windowed
ceramic DIP packages and plastic one-time program-
mable (OTP) packages.
Data can be typically accessed in less than 90 ns, al-
lowing high-performance microprocessors to operate
without any WAIT states. The device offers separate
Output Enable (OE#) and Chip Enable (CE#) controls,
thus eliminating bus contention in a multiple bus micro-
processor system.
AMD’s CMOS process technology provides high
speed, low power, and high noise immunity. Typical
power consumption is only 100 mW in active mode,
and 50 µW in standby mode.
All signals are TTL levels, including programming sig-
nals. Bit locations may be programmed singly, in
blocks, or at random. The device supports AMD’s
Flashrite programming algorithm (100 µs pulses) re-
sulting in typical programming time of 1 minute.
BLOCK DIAGRAM
V
CC
V
SS
V
PP
OE#
Output Enable
Chip Enable
and
Prog Logic
Y
Decoder
A0–A18
Address
Inputs
Data Outputs
DQ0–DQ7
Output
Buffers
CE#/PGM#
Y
Gating
X
Decoder
4,194,304-Bit
Cell Matrix
14971H-1
Publication#
14971
Rev:
H
Amendment/0
Issue Date:
August 25, 1999

Technical ResourceMore

EEWorld
subscription
account

EEWorld
service
account

Automotive
development
circle

Robot
development
community

Index Files: 598  231  1603  476  1640  13  5  33  10  34 
Datasheet   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z
Room 1530, 15th Floor, Building B, No. 18 Zhongguancun Street, Haidian District, Beijing Telephone: (010) 82350740 Postal Code: 100190
Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved 京ICP证060456号 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号