EEWORLDEEWORLDEEWORLD

Part Number

Search

QL4058-0PQ240I

Description
Field Programmable Gate Array, 1008 CLBs, 131328 Gates, 202.4MHz, 1008-Cell, CMOS, PQFP240, 32 X 32 MM, 3.40 MM HEIGHT, PLASTIC, QFP-240
CategoryProgrammable logic devices    Programmable logic   
File Size261KB,23 Pages
ManufacturerQuickLogic Corporation
Websitehttps://www.quicklogic.com
Download Datasheet Parametric View All

QL4058-0PQ240I Overview

Field Programmable Gate Array, 1008 CLBs, 131328 Gates, 202.4MHz, 1008-Cell, CMOS, PQFP240, 32 X 32 MM, 3.40 MM HEIGHT, PLASTIC, QFP-240

QL4058-0PQ240I Parametric

Parameter NameAttribute value
Is it lead-free?Contains lead
Is it Rohs certified?incompatible
Parts packaging codeQFP
package instructionFQFP, QFP240,1.3SQ,20
Contacts240
Reach Compliance Codecompliant
maximum clock frequency202.4 MHz
Combined latency of CLB-Max6.08 ns
JESD-30 codeS-PQFP-G240
JESD-609 codee0
length32 mm
Humidity sensitivity level3
Configurable number of logic blocks1008
Equivalent number of gates131328
Number of entries202
Number of logical units1008
Output times194
Number of terminals240
Maximum operating temperature85 °C
Minimum operating temperature-40 °C
organize1008 CLBS, 131328 GATES
Package body materialPLASTIC/EPOXY
encapsulated codeFQFP
Encapsulate equivalent codeQFP240,1.3SQ,20
Package shapeSQUARE
Package formFLATPACK, FINE PITCH
Peak Reflow Temperature (Celsius)NOT SPECIFIED
power supply3.3,3.3/5 V
Programmable logic typeFIELD PROGRAMMABLE GATE ARRAY
Certification statusNot Qualified
Maximum seat height4.1 mm
Maximum supply voltage3.6 V
Minimum supply voltage3 V
Nominal supply voltage3.3 V
surface mountYES
technologyCMOS
Temperature levelINDUSTRIAL
Terminal surfaceTin/Lead (Sn/Pb)
Terminal formGULL WING
Terminal pitch0.5 mm
Terminal locationQUAD
Maximum time at peak reflow temperatureNOT SPECIFIED
width32 mm
Base Number Matches1
QL4058 QuickRAM Data Sheet
• • • • • •
58,000 Usable PLD Gate QuickRAM ESP Combining Performance,
Density and Embedded RAM
Device Highlights
High Performance & High Density
58,000 Usable PLD Gates with 252 I/Os
300 MHz 16-bit Counters, 400 MHz
Advanced I/O Capabilities
Interfaces with both 3.3 V and 5.0 V devices
PCI compliant with 3.3 V and 5.0 V busses
Datapaths, 160+ MHz FIFOs
0.35
µm
four-layer metal non-volatile
CMOS process for smallest die sizes
for -1/-2/-3/-4 speed grades
Full JTAG boundary scan
I/O Cells with individually controlled
Registered Input Path and Output Enables
High Speed Embedded SRAM
18 dual-port RAM modules, organized in
user-configurable 1,152 bit blocks
5 ns access times, each port independently
accessible
Fast and efficient for FIFO, RAM, and ROM
functions
18
RAM
Blocks
1,008
High Speed
Logic Cells
Easy to Use / Fast Development
Cycles
100% routable with 100% utilization and
Interface
complete pin-out stability
Variable-grain logic cells provide high
performance and 100% utilization
Comprehensive design tools include high
quality Verilog/VHDL synthesis
Figure 1: QuickRAM Block Diagram
© 2002 QuickLogic Corporation
www.quicklogic.com
1

EEWorld
subscription
account

EEWorld
service
account

Automotive
development
circle

Robot
development
community

Index Files: 2195  546  2300  262  771  45  11  47  6  16 
Datasheet   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z
Room 1530, 15th Floor, Building B, No. 18 Zhongguancun Street, Haidian District, Beijing Telephone: (010) 82350740 Postal Code: 100190
Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved 京ICP证060456号 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号