EEWORLDEEWORLDEEWORLD

Part Number

Search

530FC687M000DG

Description
LVDS Output Clock Oscillator, 687MHz Nom, ROHS COMPLIANT, SMD, 6 PIN
CategoryPassive components    oscillator   
File Size215KB,12 Pages
ManufacturerSilicon Laboratories Inc
Environmental Compliance
Download Datasheet Parametric View All

530FC687M000DG Overview

LVDS Output Clock Oscillator, 687MHz Nom, ROHS COMPLIANT, SMD, 6 PIN

530FC687M000DG Parametric

Parameter NameAttribute value
Is it lead-free?Lead free
Is it Rohs certified?conform to
Reach Compliance Codeunknown
Other featuresTRAY
maximum descent time0.35 ns
Frequency Adjustment - MechanicalNO
frequency stability7%
JESD-609 codee4
Manufacturer's serial number530
Installation featuresSURFACE MOUNT
Nominal operating frequency687 MHz
Maximum operating temperature85 °C
Minimum operating temperature-40 °C
Oscillator typeLVDS
physical size7.0mm x 5.0mm x 1.85mm
longest rise time0.35 ns
Maximum supply voltage2.75 V
Minimum supply voltage2.25 V
Nominal supply voltage2.5 V
surface mountYES
maximum symmetry55/45 %
Terminal surfaceNickel/Gold (Ni/Au)
Base Number Matches1
S i 5 3 0 / 5 31
R
EVISION
D
C
R Y S TA L
O
S C I L L A T O R
(XO)
(10 M H
Z T O
1.4 G H
Z
)
Features
Available with any-rate output
frequencies from 10 MHz to 945 MHz
and select frequencies to 1.4 GHz
3rd generation DSPLL
®
with superior
jitter performance
3x better frequency stability than
SAW-based oscillators
Internal fixed crystal frequency
ensures high reliability and low
aging
Available CMOS, LVPECL,
LVDS, and CML outputs
3.3, 2.5, and 1.8 V supply options
Industry-standard 5 x 7 mm
package and pinout
Pb-free/RoHS-compliant
Si5602
Ordering Information:
See page 7.
Applications
SONET/SDH
Networking
SD/HD video
Test and measurement
Clock and data recovery
FPGA/ASIC clock generation
Pin Assignments:
See page 6.
(Top View)
NC
OE
GND
1
2
3
6
5
4
V
DD
Description
The Si530/531 XO utilizes Silicon Laboratories’ advanced DSPLL circuitry
to provide a low jitter clock at high frequencies. The Si530/531 is available
with any-rate output frequency from 10 to 945 MHz and select frequencies to
1400 MHz. Unlike a traditional XO, where a different crystal is required for
each output frequency, the Si530/531 uses one fixed crystal to provide a
wide range of output frequencies. This IC based approach allows the crystal
resonator to provide exceptional frequency stability and reliability. In addition,
DSPLL clock synthesis provides superior supply noise rejection, simplifying
the task of generating low jitter clocks in noisy environments typically found in
communication systems. The Si530/531 IC based XO is factory configurable
for a wide variety of user specifications including frequency, supply voltage,
output format, and temperature stability. Specific configurations are factory
programmed at time of shipment, thereby eliminating long lead times
associated with custom oscillators.
®
CLK–
CLK+
Si530 (LVDS/LVPECL/CML)
OE
NC
GND
1
2
3
6
5
4
V
DD
Functional Block Diagram
V
DD
CLK– CLK+
NC
CLK
Si530 (CMOS)
Fixed
Frequency
XO
Any-rate
10–1400 MHz
DSPLL
®
Clock
Synthesis
OE
NC
GND
1
2
3
6
5
4
V
DD
CLK–
CLK+
Si531 (LVDS/LVPECL/CML)
OE
GND
Rev. 1.1 6/07
Copyright © 2007 by Silicon Laboratories
Si530/531
My brain is stuck... just two lines of code are reported
Use macro to define an STM32 IO port operation, and then.... It's not clear, let me show you the code~ First, #define KEY_SET GPIO_ReadInputDataBit(GPIOB,GPIO_Pin_0); Then I did if (KEY_SET==Bit_SET )...
yl20084784 stm32/stm8
Absolutely complete USB ISP download cable production process and information!!!!
After an afternoon of fiddling, my downloader finally worked for me. I was so excited that I recorded the whole process as an example for those AVR friends who wanted to make it but didn't dare to sta...
050311401 MCU
MSP430FR5969 cannot enter low power mode
void main(void){ WDTCTL = WDTPW + WDTHOLD; Port_Init(); TBDS(); P3DIR|=BIT0+BIT1+BIT2+BIT3+BIT6; //P3 port initialization P3OUT&=~(BIT0+BIT1+BIT2+BIT3); P3OUT|=8+BIT6; P4DIR|=BIT5+BIT6; //Pulse and te...
Hellobaby123 Microcontroller MCU
How do I download the DDS IP core? I hope you can help me!
I am working on my graduation project recently. I need to make a DDS and use an IP core. I am using QII, but I cannot find the DDS IP core on the Internet. I hope someone can help me. If you have an I...
jano_yang FPGA/CPLD
Help! Why can the command sent by the microcontroller only display up to the fourth step?
[i=s]This post was last edited by xiaobai16 on 2020-4-5 09:18[/i]Can someone help me take a look at this? Why can the command sent by the MCU only be displayed up to the fourth step (that is, it can o...
小白16 stm32/stm8

Technical ResourceMore

EEWorld
subscription
account

EEWorld
service
account

Automotive
development
circle

Robot
development
community

Index Files: 2157  977  1940  665  1047  44  20  40  14  22 
Datasheet   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z
Room 1530, 15th Floor, Building B, No. 18 Zhongguancun Street, Haidian District, Beijing Telephone: (010) 82350740 Postal Code: 100190
Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved 京ICP证060456号 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号