EEWORLDEEWORLDEEWORLD

Part Number

Search

DPZ256X32IV3-17I

Description
Flash Module, 256KX32, 170ns, CERAMIC, MODULE, SLCC, PGA-66
Categorystorage    storage   
File Size944KB,14 Pages
ManufacturerB&B Electronics Manufacturing Company
Download Datasheet Parametric View All

DPZ256X32IV3-17I Overview

Flash Module, 256KX32, 170ns, CERAMIC, MODULE, SLCC, PGA-66

DPZ256X32IV3-17I Parametric

Parameter NameAttribute value
Is it Rohs certified?incompatible
MakerB&B Electronics Manufacturing Company
Parts packaging codePGA
package instructionAPGA, PGA66,11X11
Contacts66
Reach Compliance Codeunknown
ECCN codeEAR99
Maximum access time170 ns
Spare memory width16
Data pollingNO
JESD-30 codeS-XPGA-P66
JESD-609 codee0
memory density8388608 bit
Memory IC TypeFLASH MODULE
memory width32
Number of functions1
Number of terminals66
word count262144 words
character code256000
Operating modeASYNCHRONOUS
Maximum operating temperature85 °C
Minimum operating temperature-40 °C
organize256KX32
Output characteristics3-STATE
Package body materialUNSPECIFIED
encapsulated codeAPGA
Encapsulate equivalent codePGA66,11X11
Package shapeSQUARE
Package formGRID ARRAY, PIGGYBACK
Parallel/SerialPARALLEL
power supply5 V
Programming voltage12 V
Certification statusNot Qualified
Maximum seat height6.4008 mm
Maximum standby current0.0008 A
Maximum slew rate0.13 mA
Maximum supply voltage (Vsup)5.5 V
Minimum supply voltage (Vsup)4.5 V
Nominal supply voltage (Vsup)5 V
surface mountNO
technologyMOS
Temperature levelINDUSTRIAL
Terminal surfaceTin/Lead (Sn/Pb)
Terminal formPIN/PEG
Terminal pitch2.54 mm
Terminal locationPERPENDICULAR
switch bitNO
typeNOR TYPE
Base Number Matches1
8 Megabit FLASH EEPROM
DPZ256X32IV3
DESCRIPTION:
The DPZ256X32IV3 ‘’VERSA-STACK’’ module is a
revolutionary new memory subsystem using Dense-Pac
Microsystems’ ceramic Stackable Leadless Chip Carriers
(SLCC) mounted on a co-fired ceramic substrate. It offers
8 Megabits of FLASH EEPROM in a single package
envelope of 1.090" x 1.090" x .252".
The DPZ256X32IV3 is built with four SLCC packages
each containing two 128K x 8 FLASH memory devices.
Each SLCC is hermetically sealed making the module
suitable for commercial, industrial and military
applications.
By using SLCCs, the ‘’Versa-Stack’’ family of modules
offers a higher board density of memory than available
with conventional through-hole, surface mount, module
or hybrid techniques.
FEATURES:
Organization:
256K x 32, 512K x 16
Fast Access Times (max.):
120, 150, 170, 200, 250ns
Fully Static Operation
- No clock or refresh required
TTL Compatible Inputs
and Outputs
Common Data Inputs
and Outputs
10,000 Erase/Program
Cycles (min.)
66 - Pin PGA ‘’VERSA-STACK’’
Package
FUNCTIONAL BLOCK DIAGRAM
PIN-OUT DIAGRAM
PIN NAMES
A0 - A16
I/O0 - I/O31
CE0 - CE3
WE0, WE1
OE
V
PP
V
DD
V
SS
N.C.
Address Inputs
Data Input/Output
Chip Enables
Write Enables
Output Enable
Programming
Voltage (+12.0V)
Power (+5V)
Ground
No Connect
30A072-11
REV. A
This document contains information on a product that is currently released
to production at Dense-Pac Microsystems, Inc. Dense-Pac reserves the
right to change products or specifications herein without prior notice.
1

EEWorld
subscription
account

EEWorld
service
account

Automotive
development
circle

Robot
development
community

Index Files: 1890  2035  139  734  2888  39  41  3  15  59 
Datasheet   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z
Room 1530, 15th Floor, Building B, No. 18 Zhongguancun Street, Haidian District, Beijing Telephone: (010) 82350740 Postal Code: 100190
Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved 京ICP证060456号 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号