EEWORLDEEWORLDEEWORLD

Part Number

Search

5962-9317704VUC

Description
FIFO, 16KX9, 15ns, Asynchronous, CMOS, CDIP28, 0.300 INCH, SIDE BRAZED, CERAMIC, DIP-28
Categorystorage    storage   
File Size358KB,19 Pages
ManufacturerAtmel (Microchip)
Download Datasheet Parametric View All

5962-9317704VUC Overview

FIFO, 16KX9, 15ns, Asynchronous, CMOS, CDIP28, 0.300 INCH, SIDE BRAZED, CERAMIC, DIP-28

5962-9317704VUC Parametric

Parameter NameAttribute value
Certification statusNot Qualified
JESD-30 codeR-CDIP-T28
JESD-609 codee4
Parallel/SerialPARALLEL
Maximum slew rate0.12 mA
Maximum supply voltage (Vsup)5.5 V
Minimum supply voltage (Vsup)4.5 V
Temperature levelMILITARY
Memory IC TypeOTHER FIFO
word count16384 words
character code16000
Operating modeASYNCHRONOUS
ExportableNO
technologyCMOS
Number of functions1
Number of terminals28
Package body materialCERAMIC, METAL-SEALED COFIRED
encapsulated codeDIP
Terminal surfaceGOLD
Terminal formTHROUGH-HOLE
Terminal pitch2.54 mm
Terminal locationDUAL
Package shapeRECTANGULAR
Package formIN-LINE
surface mountNO
Maximum operating temperature125 °C
Minimum operating temperature-55 °C
Filter levelMIL-PRF-38535 Class V
Maximum seat height5.84 mm
width7.62 mm
YTEOL0
Objectid1916161296
package instruction0.300 INCH, SIDE BRAZED, CERAMIC, DIP-28
Reach Compliance Codeunknown
Is SamacsysN
Maximum access time15 ns
period time25 ns
memory density147456 bit
memory width9
organize16KX9
Nominal supply voltage (Vsup)5 V
Features
First-in first-out dual port memory
16384 x 9 organization
Fast Flag and access times: 15, 30ns
Wide temperature range: - 55
°C
to + 125
°C
Fully expandable by word width or depth
Asynchronous read/write operations
Empty, full and half flags in single device mode
Retransmit capability
Bi-directional applications
Battery back-up operation: 2V data retention
TTL compatible
Single 5V + 10% power supply
QML Q and V with SMD 5962-93177
Description
The M67206F implements a first-in first-out algorithm, featuring asynchronous
read/write operations. The FULL and EMPTY flags prevent data overflow and under-
flow. The Expansion logic allows unlimited expansion in word size and depth with no
timing penalties. Twin address pointers automatically generate internal read and write
addresses, and no external address information is required. Address pointers are
automatically incremented with the write pin and read pin. The 9 bits wide data are
used in data communications applications where a parity bit for error checking is nec-
essary. The Retransmit pin resets the Read pointer to zero without affecting the write
pointer. This is very useful for retransmitting data when an error is detected in the
system.
Using an array of eight transistors (8 T) memory cell, the M67206F combines an
extremely low standby supply current (typ = 0.1
µA)
with a fast access time at 15 ns
over the full temperature range. All versions offer battery backup data retention capa-
bility with a typical power consumption at less than 2
µW.
The M67206F is processed according to the methods of the latest revision of the MIL
PRF 38535 (Q and V) or ESA SCC 9000.
Rad Tolerant
High Speed
16 K x 9
Parallel FIFO
M67206F
Rev. E–20-Aug-01
1

Technical ResourceMore

EEWorld
subscription
account

EEWorld
service
account

Automotive
development
circle

Robot
development
community

Index Files: 165  2919  495  1776  975  4  59  10  36  20 
Datasheet   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z
Room 1530, 15th Floor, Building B, No. 18 Zhongguancun Street, Haidian District, Beijing Telephone: (010) 82350740 Postal Code: 100190
Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved 京ICP证060456号 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号