EEWORLDEEWORLDEEWORLD

Part Number

Search

FX-700-EAT-KNKA-B2-F4

Description
ATM/SONET/SDH Support Circuit, 1-Func, CQCC16
CategoryWireless rf/communication    Telecom circuit   
File Size398KB,8 Pages
ManufacturerMicrochip
Websitehttps://www.microchip.com
Environmental Compliance
Download Datasheet Parametric View All

FX-700-EAT-KNKA-B2-F4 Overview

ATM/SONET/SDH Support Circuit, 1-Func, CQCC16

FX-700-EAT-KNKA-B2-F4 Parametric

Parameter NameAttribute value
JESD-30 codeR-CQCC-N16
length7.49 mm
Maximum seat height2.13 mm
width5.08 mm
Package formCHIP CARRIER
Terminal locationQUAD
Encapsulate equivalent codeLCC16,.3x.2,40
Package body materialCERAMIC, METAL-SEALED COFIRED
encapsulated codeQCCN
Package shapeRECTANGULAR
surface mountYES
Terminal formNO LEAD
Terminal pitch1.02 mm
Number of terminals16
Maximum operating temperature70 °C
Minimum operating temperature
Nominal supply voltage (Vsup)3.3 V
Is it Rohs certified?Yes
Minimum supply voltage (Vsup)2.97 V
Objectid4018541194
Reach Compliance CodeCompliant
Is SamacsysN
YTEOL0
package instructionSMD-16
Maximum supply voltage (Vsup)3.63 V
Analog Integrated Circuits - Other TypesPLL FREQUENCY SYNTHESIZER
Number of functions1
Maximum supply current (Isup)40 mA
FX-700
Low Jitter Frequency Translator
FX-700
Description
The FX-700 is a crystal-based frequency translator used in communications applications where low jitter is paramount.
Performance advantages include superior jitter performance, high output frequencies and small package size. Advanced custom
ASIC technology results in a highly robust, reliable and predictable device. The device is packaged in a 16 pad ceramic package
with a hermetic seam welded lid.
Features
5.0 x 7.5 mm, Hermetically sealed SMD package
Frequency Translation to 77.760 MHz
3.3 Volt or 5.0 Volt Supply
Tri-State Output allows board test
Lock Detect
Commercial or Industrial Temp. Range
CMOS Output
Absolute Pull Range Performance to +/-100 ppm
Capable of locking to an 8 kHz pulse/BITS clock
Product is free of lead and compliant to EC RoHS Directive
Applications
Frequency Translation, Clock Smoothing
Telecom - SONET/SDH/ATM
Datacom – DSLAM, DSLAR, Access Nodes
Base Station – GSM, CDMA
Cable Modem Head End
Block Diagram
LD
(8)
C1 Charge
Pump Out
(5)
Charge
Pump
VC
OUT
(3)
VC
IN
(16)
VCXO
VCXO
OUT
(13)
FIN
(6)
÷
(1-64)
Phase
Detector
& LD
÷
(1-16384)
FOUT
(10)
V
DD
(1)
V
DB
(11)
V
DA
(2)
V
DO
(14)
VCXO
IN
(12)
TRI-STATE
(4)
GND
(7, 9)
Figure 1. Functional block diagram
Page 1 of 8

Technical ResourceMore

EEWorld
subscription
account

EEWorld
service
account

Automotive
development
circle

Robot
development
community

Index Files: 1431  2255  815  2262  2170  29  46  17  44  22 
Datasheet   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z
Room 1530, 15th Floor, Building B, No. 18 Zhongguancun Street, Haidian District, Beijing Telephone: (010) 82350740 Postal Code: 100190
Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved 京ICP证060456号 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号