EEWORLDEEWORLDEEWORLD

Part Number

Search

595FA74M2500DGR

Description
Oscillator, 10MHz Min, 810MHz Max, 74.25MHz Nom
CategoryPassive components    oscillator   
File Size115KB,12 Pages
ManufacturerSilicon Laboratories Inc
Environmental Compliance
Download Datasheet Parametric View All

595FA74M2500DGR Overview

Oscillator, 10MHz Min, 810MHz Max, 74.25MHz Nom

595FA74M2500DGR Parametric

Parameter NameAttribute value
Maximum operating temperature85 °C
Minimum operating temperature-40 °C
Certification statusNot Qualified
Maximum slew rate110 mA
Is it Rohs certified?Yes
Objectid113793559
Reach Compliance CodeUnknown
Is SamacsysN
surface mountYES
Installation featuresSURFACE MOUNT
Number of terminals6
Package body materialCERAMIC
Encapsulate equivalent codeDILCC6,.2
Maximum operating frequency810 MHz
Minimum operating frequency10 MHz
Nominal operating frequency74.25 MHz
Nominal supply voltage2.5 V
Si595
R
EVISION
D
V
O L TAG E
- C
ONTR OLLED
C
RYSTAL
O
S C I L L A T O R
(VCXO)
10
TO
810 MH
Z
Features
Available with any-rate output
frequencies from 10 to 810 MHz
3rd generation DSPLL
®
with
superior jitter performance
Internal fixed fundamental mode
crystal frequency ensures high
reliability and low aging
Available CMOS, LVPECL,
LVDS, and CML outputs
3.3, 2.5, and 1.8 V supply options
Industry-standard 5 x 7 mm
package and pinout
Pb-free/RoHS-compliant
–40 to +85 ºC operating range
Si5602
Applications
Ordering Information:
SONET/SDH (OC-3/12/48)
Networking
SD/HD SDI/3G SDI video
FTTx
Clock recovery and jitter cleanup PLLs
FPGA/ASIC clock generation
See page 7.
Description
The Si595 VCXO utilizes Silicon Laboratories’ advanced DSPLL
®
circuitry to
provide a low-jitter clock at high frequencies. The Si595 is available with
any-rate output frequency from 10 to 810 MHz. Unlike traditional VCXOs,
where a different crystal is required for each output frequency, the Si595
uses one fixed crystal to provide a wide range of output frequencies. This IC-
based approach allows the crystal resonator to provide exceptional
frequency stability and reliability. In addition, DSPLL clock synthesis
provides supply noise rejection, simplifying the task of generating low-jitter
clocks in noisy environments. The Si595 IC-based VCXO is factory-
configurable for a wide variety of user specifications including frequency,
supply voltage, output format, tuning slope, and absolute pull range (APR).
Specific configurations are factory programmed at time of shipment, thereby
eliminating the long lead times associated with custom oscillators.
Pin Assignments:
See page 6.
(Top View)
V
C
1
6
V
DD
OE
2
5
CLK–
GND
3
4
CLK+
Functional Block Diagram
V
DD
CLK–
CLK+
Fixed
Frequency
XO
Any-rate
10–810 MHz
DSPLL
®
Clock Synthesis
ADC
Vc
OE
GND
Rev. 1.2 4/13
Copyright © 2013 by Silicon Laboratories
Si595
How can I view the interrupt number and base address automatically assigned by PCI under VXWorks?
I have a device with 4 COM ports as PCI expansion ports. The system automatically assigns interrupt numbers to them. If the hardware changes, the interrupt numbers may change. How can I know the inter...
cool8008 Real-time operating system RTOS
ARM9 (S3C2440) bare board program (C language) using Nor Flash to start
There is a lot of information about ARM9's Nor and Nand boot methods on the Internet, so I won't explain it in detail here. Before the ARM boot program jumps to the main function, it is necessary to s...
381082014 ARM Technology
The forum was hacked???
The forum was hacked or something! So much messed up information!...
亮剑擎天 Suggestions & Announcements
Solution to the problem that IAR compiles very slowly and prompts NO Valid when compiling the first file
[size=4]Share this with everyone... [/size] [size=4] [/size] [size=4] When you install IAR For ARM, you may encounter the following situation: everything from entering the registration code to install...
Jacktang Microcontroller MCU
uCLinux error when mounting NFS file system
2478stk.html * ********************************************** .. .. U-Boot 1.3.2 (Jun 2 2010 - 22:29:26) CPU: LPC2478 (ARM7tdmi-s from NXP) running at 57.6 MHz (12 MHz crystal) DRAM: 32 MB Flash: 500 ...
liede Linux and Android
What is the reason for the DC offset of buf634 output? Please help, thank you!
What is the reason for the DC offset of buf634 output? Please help, thank you!...
Tianjianke Electronics Design Contest

Technical ResourceMore

EEWorld
subscription
account

EEWorld
service
account

Automotive
development
circle

Robot
development
community

Index Files: 1714  1864  395  2403  2410  35  38  8  49  10 
Datasheet   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z
Room 1530, 15th Floor, Building B, No. 18 Zhongguancun Street, Haidian District, Beijing Telephone: (010) 82350740 Postal Code: 100190
Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved 京ICP证060456号 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号