EEWORLDEEWORLDEEWORLD

Part Number

Search

BU-61585V1-290

Description
Serial IO/Communication Controller, 2 Channel(s), 0.125MBps, CMOS, CDFP70, 1.900 INCH, CERAMIC, DFP-70
CategoryThe embedded processor and controller    Microcontrollers and processors   
File Size1MB,47 Pages
ManufacturerData Device Corporation
Download Datasheet Parametric View All

BU-61585V1-290 Overview

Serial IO/Communication Controller, 2 Channel(s), 0.125MBps, CMOS, CDFP70, 1.900 INCH, CERAMIC, DFP-70

BU-61585V1-290 Parametric

Parameter NameAttribute value
Address bus width16
maximum clock frequency16 MHz
Maximum data transfer rate1 MBps
External data bus width16
Nominal supply voltage5 V
surface mountYES
uPs/uCs/peripheral integrated circuit typeSERIAL IO/COMMUNICATION CONTROLLER, MIL-STD-1553
JESD-30 codeR-CDFP-F70
JESD-609 codee4
Certification statusNot Qualified
length48.26 mm
Maximum seat height3.81 mm
width25.4 mm
Number of terminals70
Encapsulate equivalent codeFL70,1.0
Package shapeRECTANGULAR
Terminal pitch1.27 mm
Package body materialCERAMIC, METAL-SEALED COFIRED
encapsulated codeDFP
Package formFLATPACK
Terminal surfaceGOLD OVER NICKEL
Terminal formFLAT
Terminal locationDUAL
Minimum operating temperature-40 °C
Maximum operating temperature85 °C
Is SamacsysN
YTEOL0
Objectid1154981593
package instructionDFP, FL70,1.0
Reach Compliance CodeCompliant
technologyCMOS
boundary scanNO
letter of agreementMIL STD 1553A; MIL STD 1553B; MIL STD 1760; MCAIR; STANAG-3838
Maximum supply voltage5.5 V
Minimum supply voltage4.5 V
Temperature levelINDUSTRIAL
Other featuresLG-MAX; WD-MAX
Data encoding/decoding methodsNRZ; BIPH-LEVEL (MANCHESTER)
low power modeYES
Number of serial I/Os2
BU-65170/61580 AND BU-61585
MIL-STD-1553A/B NOTICE 2 RT
AND BC/RT/MT, ADVANCED
COMMUNICATION ENGINE (ACE)
Make sure the next
Card you purchase
has...
®
FEATURES
Fully Integrated MIL-STD-1553
Interface Terminal
Flexible Processor/Memory Interface
Standard 4K x 16 RAM and Optional
12K x 16 or 8K x 17 RAM Available
Optional RAM Parity Generation/
Checking
Automatic BC Retries
Programmable BC Gap Times
BC Frame Auto-Repeat
Flexible RT Data Buffering
Programmable
Illegalization
Selective Message Monitor
Simultaneous RT/Monitor Mode
DESCRIPTION
DDC's BU-65170, BU-61580 and BU-61585 Bus Controller / Remote
Terminal / Monitor Terminal (BC/RT/MT) Advanced Communication
Engine (ACE) terminals comprise a complete integrated interface
between a host processor and a MIL-STD-1553 A and B or STANAG
3838 bus.
The ACE series is packaged in a 1.9 -square-inch, 70-pin, low-profile,
cofired MultiChip Module (MCM) ceramic package that is well suited
for applications with stringent height requirements.
The BU-61585 ACE integrates dual transceiver, protocol, memory
management, processor interface logic, and a total of 12K words of
RAM in a choice of DIP or flat pack packages. The BU-61585 requires
+5 V power and either -15 V or -12 V power.
The BU-61585 internal RAM can be configured as 12K x 16 or 8K x
17. The 8K x 17 RAM feature provides capability for memory integrity
checking by implementing RAM parity generation and verification on
all accesses. To minimize board space and “glue” logic, the ACE pro-
vides ultimate flexibility in interfacing to a host processor and internal/
external RAM.
The advanced functional architecture of the ACE terminals provides
software compatibility to DDC's Advanced Integrated Multiplexer
(AIM) series hybrids, while incorporating a multiplicity of architectural
enhancements. It allows flexible operation while off-loading the host
processor, ensuring data sample consistency, and supports bulk data
transfers.The ACE hybrids may be operated at either 12 or 16 MHz.
Wire bond options allow for programmable RT address (hardwired is
standard) and external transmitter inhibit inputs.
FOR MORE INFORMATION CONTACT:
Data Device Corporation
105 Wilbur Place
Bohemia, New York 11716
631-567-5600 Fax: 631-567-7358
www.ddc-web.com
Technical Support:
1-800-DDC-5757 ext. 7771
All trademarks are the property of their respective owners.
©
1992, 1999 Data Device Corporation
transparent
How to set the background color of a bitmap to transparent? Thanks?...
5133858 Embedded System
Draw schematics and compile
I drew a schematic diagram, and after compiling, it always says that there is no driver source, "have no driver" or something like that...
laidawang PCB Design
ARM accesses SDRAM on the FPGA side
I use arm to read and write the SDRAM on the FPGA side, and I keep encountering problems. Could you please give me some advice? short int a[10]={1,2,3,4,5,6,7,8,9,10}; short int b[10]={0}; memcpy( (sh...
全部都是泡馍 FPGA/CPLD
Can all those who won the national first prize in electrical design go to Beijing to receive the award this time?
[i=s]This post was last edited by paulhyde on 2014-9-15 03:46[/i] Can all those who won the first prize in the national electrical design competition go to Beijing to receive the award?...
rainmoon Electronics Design Contest
The main parameters of the pictures that can be displayed on the PDA are as follows:
At present, only BMP format files are summarized. I wanted to add a few pictures to the project I developed, but the PDA used for testing in our company could not display the pictures. I was very puzz...
bookworm Embedded System
Smooth and comfortable ride 607
When it comes to the impression of the Peugeot brand, I believe many people will think of its excellent handling. Indeed, from the low-end 206 to the mid- and high-end 307 and 407, its excellent handl...
crioup Automotive Electronics

EEWorld
subscription
account

EEWorld
service
account

Automotive
development
circle

Robot
development
community

Index Files: 2007  1115  1646  1571  541  41  23  34  32  11 
Datasheet   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z
Room 1530, 15th Floor, Building B, No. 18 Zhongguancun Street, Haidian District, Beijing Telephone: (010) 82350740 Postal Code: 100190
Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved 京ICP证060456号 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号