EEWORLDEEWORLDEEWORLD

Part Number

Search

BU-65743GC-241

Description
Serial IO/Communication Controller, CMOS, CQFP80
CategoryThe embedded processor and controller    Microcontrollers and processors   
File Size2MB,76 Pages
ManufacturerData Device Corporation
Download Datasheet Parametric View All

BU-65743GC-241 Overview

Serial IO/Communication Controller, CMOS, CQFP80

BU-65743GC-241 Parametric

Parameter NameAttribute value
surface mountYES
uPs/uCs/peripheral integrated circuit typeSERIAL IO/COMMUNICATION CONTROLLER, MIL-STD-1553
Address bus width32
maximum clock frequency20 MHz
Maximum data transfer rate0.125 MBps
External data bus width32
Nominal supply voltage3.3 V
Data encoding/decoding methodsBIPH-LEVEL (MANCHESTER)
Number of serial I/Os2
Maximum supply voltage3.45 V
Minimum supply voltage3.15 V
technologyCMOS
Temperature levelINDUSTRIAL
boundary scanNO
letter of agreementMIL STD 1553A; MIL STD 1553B; MIL STD 1760; STANAG 3838
JESD-30 codeS-CQFP-G80
JESD-609 codee0
Certification statusNot Qualified
width22.35 mm
length22.35 mm
Maximum seat height3.302 mm
Package shapeSQUARE
Terminal formGULL WING
Terminal locationQUAD
Package body materialCERAMIC, METAL-SEALED COFIRED
encapsulated codeQFP
Package formFLATPACK
Terminal surfaceTin/Lead (Sn/Pb)
Terminal pitch1 mm
Number of terminals80
Encapsulate equivalent codeQFP80,1.1SQ,40
Filter level38535Q/M;38534H;883B
Maximum operating temperature85 °C
Minimum operating temperature-40 °C
Is it Rohs certified?No
Is SamacsysN
YTEOL7.25
package instructionQFP, QFP80,1.1SQ,40
Contacts80
Reach Compliance CodeCompliant
Country Of OriginTaiwan, USA
Objectid1154995735
Parts packaging codeQFP
BU-65743/65843/65863/65864
PCI MINI-ACE
®
MARK3 AND
Make sure the next
Card you purchase
has...
®
PCI MICRO-ACE
®
*-TE
FEATURES
32-Bit/33MHz, 3.3Volt, PCI Target
Interface
Fully Integrated 1553A/B Notice 2,
1760, McAir, STANAG 3838 Interface
Terminal
All +3.3V Operation or +3.3V Logic
and +5V Transceivers
0.88 inch square, 80-Pin CQFP (PCI
Mini-ACE Mark3) or 0.80 inch square
324 ball BGA (PCI Micro-ACE TE)
Compatible with PCI Enhanced Mini-
ACE, Enhanced Mini-ACE, Mini-ACE
and ACE Generations
Choice of :
-
RT only with 4K RAM (BU-65743)
- BC/RT/MT with 4K RAM (BU-65843)
- BC/RT/MT with 64K RAM, and RAM
Parity (BU-65863, BU-65864)
Sleep Mode Option
Choice of 10, 12, 16, or 20 MHz 1553
Clock
Highly Autonomous BC with Built-In
Message Sequence Control:
- Frame Scheduling
- Branching
- Asynchronous Message Insertion
- General Purpose Queue
- User-defined Interrupts
Advanced RT Functions
- Global Circular Buffering
- Interrupt Status Queue
- 50% Circular Buffer Rollover
Interrupts
Selective Message Monitor or
RT/Monitor
FOR MORE INFORMATION CONTACT:
DESCRIPTION
The PCI Mini-ACE Mark3/Micro-ACE TE family of MIL-STD-1553 terminals
provides a complete interface between a 32-Bit/33Mhz 3.3V signaling PCI Bus
and a MIL-STD-1553 bus. These terminals integrate dual transceiver, protocol
logic, and 4K or 64K words of RAM, all of which can be powered from 3.3V.
With a 0.88-inch square package, the PCI Mini-ACE Mark3 is the smallest
ceramic CQFP PCI 1553 solution available. The 0.80-inch square 324 ball BGA
PCI Micro-ACE TE has an even smaller footprint, but has a more restricted
operating temperature range. Both are 100% software compatible with the
larger PCI Enhanced Mini-ACE and add TAG_CLK inputs. The TAG_CLK input
allows a software selectable external time tag clock input. Both parts are avail-
able with a choice of either 3.3V transceivers or 5V transceivers.
The PCI Micro-ACE TE has a more restricted set of options compared to the
PCI Mini-ACE Mark3. Please consult the ordering information at the rear of the
data sheet to see which options are available. In addition, the PCI Micro-ACE
TE adds RTBOOT and 1553 clock select inputs for applications which must
boot into RT mode with Busy bit set.
The PCI Mini-ACE Mark3/Micro-ACE TE is nearly 100% software compatible
with the Enhanced Mini-ACE and previous generation Mini-ACE terminals. The
PCI interface to this terminal is not 5V tolerant.
Multiprotocol support of MIL-STD-1553A/B and STANAG 3838, including
Mark3 versions incorporating McAir compatible transmitters, is provided. There
is a choice of 10, 12, 16, or 20 MHz 1553 clocks. The BC/RT/MT versions with
64K words of RAM include built-in RAM parity checking.
BC features include a built-in message sequence control engine, with a set of
20 instructions. This provides an autonomous means of implementing multi-
frame message scheduling, message retry schemes, data double buffering,
asynchronous message insertion, and reporting to the host CPU.
The PCI Mini-ACE Mark3 and Micro-ACE TE RT offer single and circular sub-
address buffering schemes, along with a global circular buffering option, 50%
rollover interrupt for circular buffers, and an interrupt status queue.
Technical Support:
1-800-DDC-5757 ext. 7771
Data Device Corporation
105 Wilbur Place
Bohemia, New York 11716
631-567-5600 Fax: 631-567-7358
www.ddc-web.com
*
©
The technology used in DDC’s Micro-ACE series of products may be
subject to one or more patents pending.
All trademarks are the property of their respective owners.
2003 Data Device Corporation
Let's talk about memory.
Many people have idle memory. I have been looking around at home these days and found a bunch of memory, including graphics card memory from the old 386 era, EDO memory, and SDRAM. Haha, the newer one...
lopopo Creative Market
Looking for the latest paper template
I have already finished the diagram and program, and the only thing left is the paper. Due to my limited writing ability, I would like to ask for your guidance....
这萧瑟外的风 Electronics Design Contest
Friends who use netbooks/MIDs/PMPs and other devices, please join the group!
I am currently developing EEPC ARM and have created a development group for MID/netbook/PMP devices! It is convenient for everyone to exchange technology and market. Group number: 60587325...
AVR_AFA Embedded System
Basic points of DSP C language
From the beginning of the year to now, I have been in contact with DSP for half a year. Since there is no one in the company to guide me, I have not achieved any major results in such a long time, and...
xiaoruo DSP and ARM Processors
Zynq UltraScale+MPSOC Development Board Feature List
Zynq UltraScale+MPSOC development boardBased on Mir Electronics MYC-CZU3EG core board and development board The Xilinx Zynq UltraScale+ MPSoC series integrates a feature-rich 64-bit quad-core Arm Cort...
blingbling111 FPGA/CPLD
CP1L high-speed counting problem
How can an incremental encoder remember the current position through high-speed counter 0? That is, at the beginning, the machine origin is correct, but after running and rotating for several circles,...
eeleader Industrial Control Electronics

EEWorld
subscription
account

EEWorld
service
account

Automotive
development
circle

Robot
development
community

Index Files: 206  1986  1639  2477  1067  5  40  33  50  22 
Datasheet   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z
Room 1530, 15th Floor, Building B, No. 18 Zhongguancun Street, Haidian District, Beijing Telephone: (010) 82350740 Postal Code: 100190
Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved 京ICP证060456号 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号