EEWORLDEEWORLDEEWORLD

Part Number

Search

89HT0816PZABC

Description
interface - signal buffers, repeaters pcie retimer
Categorysemiconductor    Other integrated circuit (IC)   
File Size187KB,1 Pages
ManufacturerIDT (Integrated Device Technology, Inc.)
Websitehttp://www.idt.com/
Download Datasheet View All

89HT0816PZABC Online Shopping

Suppliers Part Number Price MOQ In stock  
89HT0816PZABC - - View Buy Now

89HT0816PZABC Overview

interface - signal buffers, repeaters pcie retimer

89HT0816P Signal Retimers
Integrated DeviceTechnology
Integrated DeviceTechnology
FEATURES
• High Performance Retimer
– Eliminates random input jitter
– Eliminates deterministic ISI jitter
– Compensates for PCB trace and cable attenuations
– Performance and power tunable for each data rate
– Wide swing, transmit driver offers up to 8dB of
transmit deemphasis to meet the needs of the most
challenging of backplanes
– Multi-stage equalizer: CTLE and 5 tap DFE
– Fast acquisition PLL for L0s exit
– SERDES Rx eye generation (on-chip)
• PCIe Standards and Compatibility
– PCI Express Base Specification 3.0 compliant
– PCI Express Base Specification 2.1 compliant
• Power Management
– Low power
– Supports the following optional PCI Express features
• L0s ASPM
• L1 ASPM
• Hot Plug Support
• SerDes Power Savings
– Supports low swing (half-swing) SerDes operation
– SerDes associated with unused lanes are placed in a
low power state automatically
• Link Configurability
– Links can be configured with 1x8, 1x4, 1x1, 2x4, 2x1
– Automatic per port link width negotiation
(e.g., a x8 port can link train to x8, x4, or x1)
– Per-lane SerDes configuration
• De-emphasis, receive equalization, drive strength
• Clocking
– Uses standard 100 MHz PCIe reference clock
– SSCLK (Spread Spectrum Clocking) supported with
common clock configuration
• Non-SSCLK supported with common and
non-common clock configuration
2
• I C Interface
– Dedicated master interface
• External EEPROM configuration loading
– Dedicated slave interface
• Configuration loading
• Writing new or initial image into external EEPROM
• Expose internal global CSR space to
system controller
• Reliability, Availability and Serviceability (RAS)
– Physical layer error checking and accounting
– End-to-end data path parity protection
– Checksum Serial EEPROM content protected
• Test and Debug
– Per link/lane error diagnostic registers
– All registers accessible from I
2
C, or JTAG port
– SerDes test modes
– Supports IEEE 1149.6 AC JTAG and IEEE 1149.1 JTAG
– Several loopback modes
• Packaged in a 15x15mm, 196-pin CABGA,
1mm ball spacing
IDT
|
THE ANALOG + DIGITAL COMPANY
16 Channel Signal Retimers for 8.0Gbps, 5.0Gbps and 2.5Gbps PCIe
®
POWER MANAGEMENT | ANALOG & RF | INTERFACE & CONNECTIVITY | CLOCKS & TIMING | MEMORY & LOGIC | TOUCH & USER INTERFACE | VIDEO & DISPLAY | AUDIO
General Description
The 89HT0816P is a Signal Retimer/Conditioners used to improve signal integrity for enhanc-
ing system performance and reliability across long PCB traces or cables. It removes both
random and deterministic jitter from the input signal eliminating inter-symbol interference,
and resets the output jitter budget. It provides sixteen differential, 8Gbps PCIe Express
®
3.0
channels, supporting up to 8 full lanes. It also fully support PCIe Express 5Gbps and 2.5Gbps
features. The T0816P is targeted to meet the high-performance needs of PCIe
®
Gen 3/2/1
applications.
Applications
IDT’s Retimer products fit into server, storage, and blade products, as well as Consumer Elec-
tronics and Communications applications.
Improving Signal Integrity with IDT Retimers
No Retimer
With IDT Retimer
Example Eye diagram FR4 and PRBS patterns
DISCLAIMER Integrated Device Technology, Inc. (IDT) and its subsidiaries reserve the right to modify the products and/or specifications described herein at any time and at IDT’s sole discretion. All information in this document, including descriptions
of product features and performance, is subject to change without notice. Performance specifications and the operating parameters of the described products are determined in the independent state and are not guaranteed to perform the same way
when installed in customer products. The information contained herein is provided without representation or warranty of any kind, whether express or implied, including, but not limited to, the suitability of IDT’s products for any particular purpose,
an implied warranty of merchantability, or non-infringement of the intellectual property rights of others. This document is presented only as a guide and does not convey any license under intellectual property rights of IDT or any third parties. IDT’s
products are not intended for use in life support systems or similar devices where the failure or malfunction of an IDT product can be reasonably expected to significantly affect the health or safety of users. Anyone using an IDT product in such a
manner does so at their own risk, absent an express, written agreement by IDT.
Integrated Device Technology, IDT and the IDT logo are registered trademarks of IDT. Other trademarks and service marks used herein, including protected names, logos and designs, are the property of IDT or their respective third party owners.
© Copyright 2010. All rights reserved.
PB_89HT0816P_REVA1110
89HT0816P PRODUCT BRIEF
STM32F769I-DISCO development board unboxing experience
[i=s]This post was last edited by waihekor on 2016-12-18 22:31[/i] I applied for the STM32F769I-DISCO, a very high-end development board, some time ago. I would like to thank the staff of the Electron...
waihekor stm32/stm8
20 analog circuits that engineers should master
I have always downloaded from the forum. Today I upload a document I got from another forum. I hope it will be helpful to you. . [size=4]Thanks to the original author! [/size]...
swfc_qinmm Analog electronics
Arm2410: jump to ram? how to? So confused! ! ! ! Help everyone
: The following is a piece of code from ARM boot loader. How is the jump to ram ensured? Is =on_the_ram the starting 'steppingstone' buffer or the address of SDRAM? Please teach me, thank you bl copy_...
abncat ARM Technology
FPGA (V): (Basic || Combinational) Logic
[i=s] This post was last edited by Hai on 2016-3-21 14:56 [/i] [font=微软雅黑][size=4] In the second section, I wrote this sentence: "Any structure comes from simple components and complex logic. FPGA use...
凔海 FPGA/CPLD
Get the first look at the ST SensorTile development kit shortlist
[font=微软雅黑][size=4]Event details: [url]https://bbs.eeworld.com.cn/thread-505966-1-1.html[/url] [/size][/font] [font=微软雅黑][size=4]{:1_102:}Thank you for your attention and application to evaluate the S...
EEWORLD社区 ST Sensors & Low Power Wireless Technology Forum
WinCE 5.0 Learning by Doing (2)
Let's continue our learning by doing. Last time, we used PlatformBuilder to build an Internet Appliance platform for the first time. We also saw the running results of this platform on the simulator. ...
maker Embedded System

EEWorld
subscription
account

EEWorld
service
account

Automotive
development
circle

Robot
development
community

Index Files: 1812  2858  1496  829  2427  37  58  31  17  49 
Datasheet   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z
Room 1530, 15th Floor, Building B, No. 18 Zhongguancun Street, Haidian District, Beijing Telephone: (010) 82350740 Postal Code: 100190
Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved 京ICP证060456号 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号