EEWORLDEEWORLDEEWORLD

Part Number

Search

A3P125-TQ144I

Description
series Field Programmable Gate Array (FPGA) IC 100 36864 144-LQFP
Categorysemiconductor    The embedded processor and controller   
File Size6MB,221 Pages
ManufacturerMicrochip
Websitehttps://www.microchip.com
Download Datasheet Parametric View All

A3P125-TQ144I Online Shopping

Suppliers Part Number Price MOQ In stock  
A3P125-TQ144I - - View Buy Now

A3P125-TQ144I Overview

series Field Programmable Gate Array (FPGA) IC 100 36864 144-LQFP

A3P125-TQ144I Parametric

Parameter NameAttribute value
category
MakerMicrochip
seriesProASIC3
Packagetray
Voltage - Power supply1.425V ~ 1.575V
Installation typesurface mount type
Operating temperature-40°C ~ 100°C(TJ)
Package/casing144-LQFP
Supplier device packaging144-TQFP(20x20)
Total RAM bits36864
Number of I/Os100
Number of gates125000
Basic product numberA3P125
Revision 18
DS0097
ProASIC3 Flash Family FPGAs
with Optional Soft ARM Support
Features and Benefits
High Capacity
• 15 K to 1 M System Gates
• Up to 144 Kbits of True Dual-Port SRAM
• Up to 300 User I/Os
Advanced I/O
• 700 Mbps DDR, LVDS-Capable I/Os (A3P250 and above)
• 1.5 V, 1.8 V, 2.5 V, and 3.3 V Mixed-Voltage Operation
• Wide Range Power Supply Voltage Support per JESD8-B,
Allowing I/Os to Operate from 2.7 V to 3.6 V
• Bank-Selectable I/O Voltages—up to 4 Banks per Chip
• Single-Ended I/O Standards: LVTTL, LVCMOS 3.3 V /
2.5 V / 1.8 V / 1.5 V, 3.3 V PCI / 3.3 V PCI-X
and LVCMOS
2.5 V / 5.0 V Input
• Differential I/O Standards: LVPECL, LVDS, B-LVDS, and
M-LVDS (A3P250 and above)
• I/O Registers on Input, Output, and Enable Paths
• Hot-Swappable and Cold Sparing I/Os
• Programmable Output Slew Rate
and Drive Strength
• Weak Pull-Up/-Down
• IEEE 1149.1 (JTAG) Boundary Scan Test
• Pin-Compatible Packages across the ProASIC3 Family
• Six CCC Blocks, One with an Integrated PLL
• Configurable Phase-Shift, Multiply/Divide, Delay Capabilities
and External Feedback
• Wide Input Frequency Range (1.5 MHz to 350 MHz)
• 1 Kbit of FlashROM User Nonvolatile Memory
• SRAMs and FIFOs with Variable-Aspect-Ratio 4,608-Bit RAM
Blocks (×1, ×2, ×4, ×9, and ×18 organizations)
• True Dual-Port SRAM (except ×18)
Reprogrammable Flash Technology
• 130-nm, 7-Layer Metal (6 Copper), Flash-Based CMOS
Process
• Instant On Level 0 Support
• Single-Chip Solution
• Retains Programmed Design when Powered Off
High Performance
• 350 MHz System Performance
• 3.3 V, 66 MHz 64-Bit PCI
In-System Programming (ISP) and Security
• ISP Using On-Chip 128-Bit Advanced Encryption Standard
(AES) Decryption (except ARM
®
-enabled ProASIC
®
3 devices)
via JTAG (IEEE 1532–compliant)
• FlashLock
®
to Secure FPGA Contents
Clock Conditioning Circuit (CCC) and PLL
Low Power
• Core Voltage for Low Power
• Support for 1.5 V-Only Systems
• Low-Impedance Flash Switches
Embedded Memory
High-Performance Routing Hierarchy
• Segmented, Hierarchical Routing and Clock Structure
ARM Processor Support in ProASIC3 FPGAs
ProASIC3 Devices
A3P015
1
A3P030
A3P060 A3P125
A3P250
A3P400
A3P600
2
Cortex-M1 Devices
M1A3P250 M1A3P400
M1A3P600
System Gates
15,000
30,000
60,000 125,000
250,000
400,000
600,000
Typical Equivalent Macrocells
128
256
512
1,024
2,048
VersaTiles (D-flip-flops)
384
768
1,536
3,072
6,144
9,216
13,824
RAM Kbits (1,024 bits)
18
36
36
54
108
4,608-Bit Blocks
4
8
8
12
24
FlashROM Kbits
1
1
1
1
1
1
1
3
Secure (AES) ISP
Yes
Yes
Yes
Yes
Yes
Integrated PLL in CCCs
1
1
1
1
1
4
VersaNet Globals
6
6
18
18
18
18
18
I/O Banks
2
2
2
2
4
4
4
Maximum User I/Os
49
81
96
133
157
194
235
Notes:
1. A3P015 is not recommended for new designs.
2. Refer to the
Cortex-M1
product brief for more information.
3. AES is not available for Cortex-M1 ProASIC3 devices.
4. Six chip (main) and three quadrant global networks are available for A3P060 and above.
5. The M1A3P250 device does not support this package.
6. For higher densities and support of additional features, refer to the
ProASIC3E Flash Family FPGAs
datasheet.
7. Package not available.
• M1 ProASIC3 Devices—ARM
®
Cortex
®
-M1 Soft Processor
Available with or without Debug
A3P1000
M1A3P1000
1,000,000
24,576
144
32
1
Yes
1
18
4
300
† A3P015 and A3P030 devices do not support this feature.
‡ Supported only by A3P015 and A3P030 devices.
March 2016
© 2016 Microsemi Corporation
I
Today at 10:30 am, Maxim Live Broadcast [IO-Link Solution]
IO-Link is the first open, fieldbus-independent, low-cost, point-to-point serial communication bus protocol for communicating with sensors and actuators. It has been adopted as an international standa...
EEWORLD社区 RF/Wirelessly
What is the principle of microcontroller programming?
I just want to instruct you that there is a program called bootloader. I hope you can help explain it to me. Thank you....
410598605 Embedded System
MCU Program
Is there anyone who can write programs? I need a microcontroller. If you can write one, please contact me on QQ 519098081 or mobile 18688134034. As long as the function is met, we are willing to coope...
thestrong Recruitment
Questions about timing of for or while loops!
Suppose I want to delay 0.1MS in the driver to control the hardware, but I don't want to use the timer. In the microcontroller, the way to do it is to write a for or while loop and block it there, doi...
holiday Embedded System
Interpretation of Mobile DreamNet charges for SMS, MMS and mobile Internet access
The mobile dream network services currently launched by China Mobile mainly include SMS, MMS, MO mobile Internet access, PDA smart phone portal, voice magazine, mobile salon, treasure box, ringtones, ...
xiaoxin RF/Wirelessly
【Design Tools】Signal Integrity Analysis in FPGA Development Board Design
Signal Integrity Analysis in FPGA Development Board Design Very good...
小笼包 FPGA/CPLD

Technical ResourceMore

EEWorld
subscription
account

EEWorld
service
account

Automotive
development
circle

Robot
development
community

Index Files: 1742  2605  1052  2853  2819  36  53  22  58  57 
Datasheet   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z
Room 1530, 15th Floor, Building B, No. 18 Zhongguancun Street, Haidian District, Beijing Telephone: (010) 82350740 Postal Code: 100190
Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved 京ICP证060456号 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号