EEWORLDEEWORLDEEWORLD

Part Number

Search

MT46V128M4BN-5B:F TR

Description
SDRAM - DDR 存储器 IC 512Mb(128M x 4) 并联 200 MHz 700 ps 60-FBGA(10x12.5)
Categorysemiconductor    memory   
File Size4MB,91 Pages
ManufacturerMicron Technology
Websitehttp://www.mdtic.com.tw/
Environmental Compliance
Download Datasheet Parametric View All

MT46V128M4BN-5B:F TR Overview

SDRAM - DDR 存储器 IC 512Mb(128M x 4) 并联 200 MHz 700 ps 60-FBGA(10x12.5)

MT46V128M4BN-5B:F TR Parametric

Parameter NameAttribute value
category
MakerMicron Technology
series-
PackageTape and Reel (TR)
memory typeVolatile
memory formatDRAM
technologySDRAM - DDR
storage512Mb(128M x 4)
memory interfacein parallel
Write cycle time - words, pages15ns
Voltage - Power supply2.5V ~ 2.7V
Operating temperature0°C ~ 70°C(TA)
Installation typesurface mount type
Package/casing60-TFBGA
Supplier device packaging60-FBGA(10x12.5)
Clock frequency200 MHz
interview time700 ps
Basic product numberMT46V128M4
512Mb: x4, x8, x16 DDR SDRAM
Features
Double Data Rate (DDR) SDRAM
MT46V128M4 – 32 Meg x 4 x 4 banks
MT46V64M8 – 16 Meg x 8 x 4 banks
MT46V32M16 – 8 Meg x 16 x 4 banks
Features
• V
DD
= +2.5V ±0.2V, V
DD
Q = +2.5V ±0.2V
• V
DD
= +2.6V ±0.1V, V
DD
Q = +2.6V ±0.1V (DDR400)
• Bidirectional data strobe (DQS) transmitted/
received with data, i.e., source-synchronous data
capture (x16 has two – one per byte)
• Internal, pipelined double-data-rate (DDR)
architecture; two data accesses per clock cycle
• Differential clock inputs (CK and CK#)
• Commands entered on each positive CK edge
• DQS edge-aligned with data for READs; center-
aligned with data for WRITEs
• DLL to align DQ and DQS transitions with CK
• Four internal banks for concurrent operation
• Data mask (DM) for masking write data
(x16 has two – one per byte)
• Programmable burst lengths: 2, 4, or 8
• Auto refresh
64ms, 8192-cycle(Commercial and industrial)
16ms, 8192-cycle (Automotive)
• Self refresh (not available on AT devices)
• Longer-lead TSOP for improved reliability (OCPL)
• 2.5V I/O (SSTL_2 compatible)
• Concurrent auto precharge option is supported
t
RAS lockout supported (
t
RAP =
t
RCD)
Options
• Configuration
128 Meg x 4 (32 Meg x 4 x 4 banks)
64 Meg x 8 (16 Meg x 8 x 4 banks)
32 Meg x 16 (8 Meg x 16 x 4 banks)
• Plastic package
66-pin TSOP
66-pin TSOP (Pb-free)
60-ball FBGA (10mm x 12.5mm)
60-ball FBGA (10mm x 12.5mm) (Pb-free)
• Timing – cycle time
5ns @ CL = 3 (DDR400B)
6ns @ CL = 2.5 (DDR333) (FBGA only)
6ns @ CL = 2.5 (DDR333) (TSOP only)
7.5ns @ CL = 2 (DDR266)
7.5ns @ CL = 2 (DDR266A)
7.5ns @ CL = 2.5 (DDR266B)
• Self refresh
Standard
Low-power self refresh
• Temperature rating
Commercial (0°C to +70°C)
Industrial (–40°C to +85°C)
Automotive (–40°C to +105°C)
• Revision
x4, x8
x4, x8, x16
Notes: 1. End of life.
Marking
128M4
64M8
32M16
TG
P
FN
BN
-5B
-6
-6T
-75E
1
-75Z
1
-75
1
None
L
None
IT
AT
:D
1
:F
Table 1:
Key Timing Parameters
CL = CAS (READ) latency; data-out window is MIN clock rate with 50% duty cycle at CL = 2, CL = 2.5, or CL = 3
Clock Rate (MHz)
CL = 2
133
133
133
133
100
CL = 2.5
167
167
167
133
133
CL = 3
200
n/a
n/a
n/a
n/a
Speed
Grade
-5B
-6
6T
-75E/-75Z
-75
Data-Out
Window
1.6ns
2.1ns
2.0ns
2.5ns
2.5ns
Access
Window
±0.70ns
±0.70ns
±0.70ns
±0.75ns
±0.75ns
DQS–DQ
Skew
+0.40ns
+0.40ns
+0.45ns
+0.50ns
+0.50ns
PDF: 09005aef80a1d9d4/Source: 09005aef82a95a3a
512Mb_DDR_x4x8x16_D1.fm - 512Mb DDR: Rev. N; Core DDR Rev. B 2/09 EN
1
Micron Technology, Inc., reserves the right to change products or specifications without notice.
©2000 Micron Technology, Inc. All rights reserved.
Wi-Fi-7?
[i=s]This post was last edited by btty038 on 2022-10-23 08:01[/i]I haven’t even used WiFi6 yet, and WiFi7 is already out?...
btty038 RF/Wirelessly
Can you take a look at the transplantation issues of this system?
[table=98%] [tr][td]I just transplanted a system and it has a problem when running. When I start the kernel, it just stops here. Does anyone know what the reason is? Thank you. [/td][/tr] [/table] [im...
魔人布欧01 FPGA/CPLD
Job Search
I am a student of China University of Geosciences (Wuhan) in 2014, and I will graduate in July this year. I got several offers during the campus recruitment last year, but I finally chose this one, a ...
cuijier Talking about work
DSP Optimization Experience
[i=s] This post was last edited by Jacktang on 2017-6-23 21:17[/i] [p=20, null, left]C6XX optimization experience summary[/p][p=20, null, left]1. Common options for c6x compilation[/p][p=20, null, lef...
Jacktang DSP and ARM Processors
Publish a few books
[font=微软雅黑][size=4]The following prices do not include postage. [/size][/font] [font=微软雅黑][size=4]1. Windows API Development Detailed Explanation (with CD) Original price 50, now 20. [/size][/font] [f...
人民币的幻想 Buy&Sell
The living conditions of Chinese engineers revealed! Welcome to expose the truth!
Due to the economic environment, it is no exaggeration to say that the living conditions of Chinese engineers in the mental labor group are very similar to those of underground miners in the physical ...
shihuashishuo Test/Measurement

Technical ResourceMore

EEWorld
subscription
account

EEWorld
service
account

Automotive
development
circle

Robot
development
community

Index Files: 1454  1446  964  1134  327  30  20  23  7  18 
Datasheet   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z
Room 1530, 15th Floor, Building B, No. 18 Zhongguancun Street, Haidian District, Beijing Telephone: (010) 82350740 Postal Code: 100190
Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved 京ICP证060456号 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号