EEWORLDEEWORLDEEWORLD

Part Number

Search

MT46V64M8CY-5B IT:J

Description
SDRAM - DDR 存储器 IC 512Mb(64M x 8) 并联 200 MHz 700 ps 60-FBGA(8x12.5)
Categorysemiconductor    memory   
File Size4MB,91 Pages
ManufacturerMicron Technology
Websitehttp://www.mdtic.com.tw/
Environmental Compliance
Download Datasheet Parametric View All

MT46V64M8CY-5B IT:J Overview

SDRAM - DDR 存储器 IC 512Mb(64M x 8) 并联 200 MHz 700 ps 60-FBGA(8x12.5)

MT46V64M8CY-5B IT:J Parametric

Parameter NameAttribute value
category
MakerMicron Technology
series-
PackageBulk
memory typeVolatile
memory formatDRAM
technologySDRAM - DDR
storage512Mb(64M x 8)
memory interfacein parallel
Write cycle time - words, pages15ns
Voltage - Power supply2.5V ~ 2.7V
Operating temperature-40°C ~ 85°C(TA)
Installation typesurface mount type
Package/casing60-TFBGA
Supplier device packaging60-FBGA(8x12.5)
Clock frequency200 MHz
interview time700 ps
Basic product numberMT46V64M8
512Mb: x4, x8, x16 DDR SDRAM
Features
Double Data Rate (DDR) SDRAM
MT46V128M4 – 32 Meg x 4 x 4 banks
MT46V64M8 – 16 Meg x 8 x 4 banks
MT46V32M16 – 8 Meg x 16 x 4 banks
Features
• V
DD
= +2.5V ±0.2V, V
DD
Q = +2.5V ±0.2V
• V
DD
= +2.6V ±0.1V, V
DD
Q = +2.6V ±0.1V (DDR400)
• Bidirectional data strobe (DQS) transmitted/
received with data, i.e., source-synchronous data
capture (x16 has two – one per byte)
• Internal, pipelined double-data-rate (DDR)
architecture; two data accesses per clock cycle
• Differential clock inputs (CK and CK#)
• Commands entered on each positive CK edge
• DQS edge-aligned with data for READs; center-
aligned with data for WRITEs
• DLL to align DQ and DQS transitions with CK
• Four internal banks for concurrent operation
• Data mask (DM) for masking write data
(x16 has two – one per byte)
• Programmable burst lengths: 2, 4, or 8
• Auto refresh
64ms, 8192-cycle(Commercial and industrial)
16ms, 8192-cycle (Automotive)
• Self refresh (not available on AT devices)
• Longer-lead TSOP for improved reliability (OCPL)
• 2.5V I/O (SSTL_2 compatible)
• Concurrent auto precharge option is supported
t
RAS lockout supported (
t
RAP =
t
RCD)
Options
• Configuration
128 Meg x 4 (32 Meg x 4 x 4 banks)
64 Meg x 8 (16 Meg x 8 x 4 banks)
32 Meg x 16 (8 Meg x 16 x 4 banks)
• Plastic package
66-pin TSOP
66-pin TSOP (Pb-free)
60-ball FBGA (10mm x 12.5mm)
60-ball FBGA (10mm x 12.5mm) (Pb-free)
• Timing – cycle time
5ns @ CL = 3 (DDR400B)
6ns @ CL = 2.5 (DDR333) (FBGA only)
6ns @ CL = 2.5 (DDR333) (TSOP only)
7.5ns @ CL = 2 (DDR266)
7.5ns @ CL = 2 (DDR266A)
7.5ns @ CL = 2.5 (DDR266B)
• Self refresh
Standard
Low-power self refresh
• Temperature rating
Commercial (0°C to +70°C)
Industrial (–40°C to +85°C)
Automotive (–40°C to +105°C)
• Revision
x4, x8
x4, x8, x16
Notes: 1. End of life.
Marking
128M4
64M8
32M16
TG
P
FN
BN
-5B
-6
-6T
-75E
1
-75Z
1
-75
1
None
L
None
IT
AT
:D
1
:F
Table 1:
Key Timing Parameters
CL = CAS (READ) latency; data-out window is MIN clock rate with 50% duty cycle at CL = 2, CL = 2.5, or CL = 3
Clock Rate (MHz)
CL = 2
133
133
133
133
100
CL = 2.5
167
167
167
133
133
CL = 3
200
n/a
n/a
n/a
n/a
Speed
Grade
-5B
-6
6T
-75E/-75Z
-75
Data-Out
Window
1.6ns
2.1ns
2.0ns
2.5ns
2.5ns
Access
Window
±0.70ns
±0.70ns
±0.70ns
±0.75ns
±0.75ns
DQS–DQ
Skew
+0.40ns
+0.40ns
+0.45ns
+0.50ns
+0.50ns
PDF: 09005aef80a1d9d4/Source: 09005aef82a95a3a
512Mb_DDR_x4x8x16_D1.fm - 512Mb DDR: Rev. N; Core DDR Rev. B 2/09 EN
1
Micron Technology, Inc., reserves the right to change products or specifications without notice.
©2000 Micron Technology, Inc. All rights reserved.
f2013 usi-iic problem
//send address to sl××eUSISRL = 0x40; // ... and transmit address, R/W = 0USICNT = (USICNT & 0xE0) + 0x08; // Bit counter = 8, TX Addresswhile(bit_is_clear(USICTL1, USIIFG));USICTL1 &= ~USIIFG; // Cle...
bluemoon Microcontroller MCU
Small resistance test method 3, DCC current comparison method
If there are two identical constant current sources, connected to two resistors back to back, then the purpose of accurate comparison can be achieved by detecting the slight difference in their voltag...
led123 Test/Measurement
How should I learn when I first start to learn STM32 series?
I just started to use STM32 series, I don't know where to start, I can't understand the program, how should I learn? I hope that those who have relevant experience can help me~~~~~:Sad:...
xiaofeixia stm32/stm8
Three major events stimulate security demand
[size=10.5pt][font=宋体]The Beijing Olympic Games is about to open. So far, the Beijing Olympic Games has brought about a security demand of RMB 2.5 billion, including products and projects, and the bud...
songbo Industrial Control Electronics
How to adjust the contrast of VGA interface LCD screen in WINCE?
I encountered a problem in a project recently. I used a 2440 processor and WinCE 5.0 system. I originally directly controlled the 18-bit color TTL interface TFT LCD. After reading the screen data, I f...
xiaohanfirst Embedded System
【Help】TTL inverter basic circuit
This article is from Kang Huaguang's "Basics of Electronic Circuits - Digital Part" 5th edition P96 TTL Inverter Basic Circuit:I don't understand the part about drawing the blue line.1. Why is T2 cut ...
itmssliyan Analog electronics

EEWorld
subscription
account

EEWorld
service
account

Automotive
development
circle

Robot
development
community

Index Files: 2574  1137  1080  1467  2070  52  23  22  30  42 
Datasheet   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z
Room 1530, 15th Floor, Building B, No. 18 Zhongguancun Street, Haidian District, Beijing Telephone: (010) 82350740 Postal Code: 100190
Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved 京ICP证060456号 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号