EEWORLDEEWORLDEEWORLD

Part Number

Search

MT41J64M16JT-15E XIT:G TR

Description
SDRAM - DDR3 存储器 IC 1Gb(64M x 16) 并联 667 MHz 96-FBGA(8x14)
Categorysemiconductor    memory   
File Size8MB,181 Pages
ManufacturerMicron Technology
Websitehttp://www.mdtic.com.tw/
Environmental Compliance
Download Datasheet Parametric View All

MT41J64M16JT-15E XIT:G TR Overview

SDRAM - DDR3 存储器 IC 1Gb(64M x 16) 并联 667 MHz 96-FBGA(8x14)

MT41J64M16JT-15E XIT:G TR Parametric

Parameter NameAttribute value
category
MakerMicron Technology
series-
PackageTape and Reel (TR)
memory typeVolatile
memory formatDRAM
technologySDRAM - DDR3
storage1Gb(64M x 16)
memory interfacein parallel
Write cycle time - words, pages-
Voltage - Power supply1.425V ~ 1.575V
Operating temperature-40°C ~ 95°C(TC)
Installation typesurface mount type
Package/casing96-TFBGA
Supplier device packaging96-FBGA(8x14)
Clock frequency667 MHz
Basic product numberMT41J64M16
1Gb: x4, x8, x16 DDR3 SDRAM
Features
DDR3 SDRAM
MT41J256M4 – 32 Meg x 4 x 8 Banks
MT41J128M8 – 16 Meg x 8 x 8 Banks
MT41J64M16 – 8 Meg x 16 x 8 Banks
Features
V
DD
= V
DD
Q = +1.5V ±0.075V
1.5V center-terminated push/pull I/O
Differential bidirectional data strobe
8n-bit prefetch architecture
Differential clock inputs (CK, CK#)
8 internal banks
Nominal and dynamic on-die termination (ODT) for
data, strobe, and mask signals
CAS (READ) latency (CL): 5, 6, 7, 8, 9, 10, or 11
POSTED CAS ADDITIVE latency (AL): 0, CL - 1, CL - 2
CAS (WRITE) latency (CWL): 5, 6, 7, 8, based on
t
CK
Fixed burst length (BL) of 8 and burst chop (BC) of 4
(via the mode register set [MRS])
Selectable BC4 or BL8 on-the-fly (OTF)
Self refresh mode
T
C
of 0
o
C to 95
o
C
64ms, 8,192 cycle refresh at 0
o
C to 85
o
C
32ms at 85
o
C to 95
o
C
Clock frequency range of 300–800 MHz
Self refresh temperature (SRT)
Automatic self refresh (ASR)
Write leveling
Multipurpose register
Output driver calibration
Options
• Configuration
256 Meg x 4
128 Meg x 8
64 Meg x 16
• FBGA package (Pb-free) - x4, x8
78-ball FBGA (8mm x 11.5mm) Rev. F
78-ball FBGA (9mm x 11.5mm) Rev. D
86-ball FBGA (9mm x 15.5mm) Rev. B
• FBGA package (Pb-free) - x16
96-ball FBGA (9mm x 15.5mm) Rev. B
• Timing - cycle time
1.25ns @ CL = 11 (DDR3-1600)
1.25ns @ CL = 10 (DDR3-1600)
1.25ns @ CL = 9 (DDR3-1600)
1.5ns @ CL = 10 (DDR3-1333)
1.5ns @ CL = 9 (DDR3-1333)
1.5ns @ CL = 8 (DDR3-1333)
1.87ns @ CL = 8 (DDR3-1066)
1.87ns @ CL = 7 (DDR3-1066)
2.5ns @ CL = 6 (DDR3-800)
2.5ns @ CL = 5 (DDR3-800)
• Revision
Marking
256M4
128M8
64M16
JP
HX
BY
LA
-125
-125E
-125F
-15
-15E
-15F
-187
-187E
-25
-25E
:B/:D/:F
Table 1:
Key Timing Parameters
Data Rate (MT/s) Target
t
RCD-
t
RP-CL
1600
1600
1600
1333
1333
1333
1066
1066
800
800
11-11-11
10-10-10
9-9-9
10-10-10
9-9-9
8-8-8
8-8-8
7-7-7
6-6-6
5-5-5
t
RCD
Speed Grade
-125
-125E
-125F
-15
-15E
-15F
-187
-187E
-25
-25E
(ns)
t
RP
(ns)
CL (ns)
13.75
12.5
11.25
15
13.5
12
15
13.1
15
12.5
13.75
12.5
11.25
15
13.5
12
15
13.1
15
12.5
13.75
12.5
11.25
15
13.5
12
15
13.1
15
12.5
PDF: 09005aef826aa906/Source: 09005aef82a357c3
1Gb_DDR3_D1 .fm - Rev. F 11/08 EN
1
Micron Technology, Inc., reserves the right to change products or specifications without notice.
©2006 Micron Technology, Inc. All rights reserved.
Products and specifications discussed herein are subject to change by Micron without notice.
Oscilloscope probe problems
[1] Are there two types of isolated oscilloscopes: one with multiple channels, where each channel's "ground" is isolated and all are isolated from the earth; and the other with multiple channels, wher...
shaorc Analog electronics
[Help] How to lock the program
Help: Does anyone know how to encrypt 430?...
xb123 Microcontroller MCU
5x5x5 LED Cube - Horizontal Independent 3D Display
看到这个设计觉得很有意思,大家可以开拓下思路,想想,夜里拿个这玩意,想必很酷哦:[b]Introduction[/b]Our project, in one sentence, is an orientation independent 3D LED display. We were inspired by various videos on youtube of similar cubes bu...
火龙果 MCU
The combination of Altera SoC and Matlab---the first step is software installation and hardware testing
[size=6][color=#0000ff]The combination of Altera SoC and Matlab---the first step is software installation and hardware testing[/color][/size] Reference design: [url=http://cn.mathworks.com/help/hdlcod...
daxigua FPGA/CPLD
Power supply circuit principle problem
[Ask if you don't understand] [1] In the figure, R6 is already connected as the gate resistor of the transistor, why are R8 and D6 connected? What are their functions? [2] The branch of R4 and D3 is u...
shaorc Power technology
USB interface pin meaning
If you are doing USB power supply or USB communication, take a look at the three interface diagrams. If you think it is good, give it a flower!...
20023974 DIY/Open Source Hardware

EEWorld
subscription
account

EEWorld
service
account

Automotive
development
circle

Robot
development
community

Index Files: 514  2263  2423  2130  2754  11  46  49  43  56 
Datasheet   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z
Room 1530, 15th Floor, Building B, No. 18 Zhongguancun Street, Haidian District, Beijing Telephone: (010) 82350740 Postal Code: 100190
Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved 京ICP证060456号 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号