EEWORLDEEWORLDEEWORLD

Part Number

Search

MT41K256M8DA-125 AUT:K

Description
SDRAM - DDR3L 存储器 IC 2Gb(256M x 8) 并联 78-FBGA(8x10.5)
Categorysemiconductor    memory   
File Size16MB,211 Pages
ManufacturerMicron Technology
Websitehttp://www.mdtic.com.tw/
Environmental Compliance
Download Datasheet Parametric View All

MT41K256M8DA-125 AUT:K Overview

SDRAM - DDR3L 存储器 IC 2Gb(256M x 8) 并联 78-FBGA(8x10.5)

MT41K256M8DA-125 AUT:K Parametric

Parameter NameAttribute value
category
MakerMicron Technology
seriesAutomotive, AEC-Q100
PackageBulk
memory typeVolatile
memory formatDRAM
technologySDRAM - DDR3L
storage2Gb(256M x 8)
memory interfacein parallel
Write cycle time - words, pages-
Voltage - Power supply1.283V ~ 1.45V
Operating temperature-40°C ~ 125°C(TC)
Installation typesurface mount type
Package/casing78-TFBGA
Supplier device packaging78-FBGA(8x10.5)
Clock frequency800 MHz
interview time13.75 ns
Basic product numberMT41K256M8
2Gb: x8, x16 Automotive DDR3L SDRAM
Description
1.35V Automotive DDR3L SDRAM
MT41K256M8 – 32 Meg x 8 x 8 banks
MT41K128M16 – 16 Meg x 16 x 8 banks
Description
The 1.35V DDR3L SDRAM device is a low-voltage ver-
sion of the 1.5V DDR3 SDRAM device. Refer to the
DDR3 (1.5V) SDRAM data sheet specifications when
running in 1.5V compatible mode.
Output driver calibration
AEC-Q100
PPAP submission
8D response time
Options
• Configuration
– 256 Meg x 8
– 128 Meg x 16
• FBGA package (Pb-free)
– 78-ball FBGA (8mm x 10.5mm)
– x8
– 96-ball FBGA (8mm x 14mm)
– x16
• Timing – cycle time
– 1.07ns @ CL = 13 (DDR3-1866)
– 1.25ns @ CL = 11 (DDR3-1600)
– 1.5ns @ CL = 9 (DDR3-1333)
– 1.875ns @ CL = 7 (DDR3-1066)
• Product certification
– Automotive
• Operating temperature
– Industrial (–40°C
T
C
+95°C)
– Automotive (–40°C
T
C
+105°C)
– Ultra-high (–40°C
T
C
+125°C)
2
• Revision
Notes:
Marking
256M8
128M16
DA
JT
-107
-125
-15E
-187E
A
IT
AT
UT
:K
Features
V
DD
= V
DDQ
= 1.35V (1.283–1.45V)
Backward-compatible to V
DD
= V
DDQ
= 1.5V ±0.075V
Differential bidirectional data strobe
8n-bit prefetch architecture
Differential clock inputs (CK, CK#)
8 internal banks
Nominal and dynamic on-die termination (ODT)
for data, strobe, and mask signals
Programmable CAS (READ) latency (CL)
Programmable posted CAS additive latency (AL)
Programmable CAS (WRITE) latency (CWL)
Fixed burst length (BL) of 8 and burst chop (BC) of 4
(via the mode register set [MRS])
Selectable BC4 or BL8 on-the-fly (OTF)
Self refresh mode
Refresh maximum interval time at T
C
temperature
range
– 64ms at –40°C to +85°C
– 32ms at +85°C to +105°C
– 16ms at +105°C to +115°C
– 8ms at +115°C to +125°C
Self refresh temperature (SRT)
Automatic self refresh (ASR)
Write leveling
Multipurpose register
1. Not all options listed can be combined to
define an offered product. Use the part cat-
alog search on
http://www.micron.com for available offer-
ings.
2. The UT option use based on automotive us-
age model. Please contact Micron sales rep-
resentative if you have questions. The UT
option is not available for -107 speed grade.
Table 1: Key Timing Parameters
Speed Grade
-107
1, 2, 3
-125
1, 2
-15E
1
Data Rate (MT/s)
1866
1600
1333
Target
t
RCD-
t
RP-CL
13-13-13
11-11-11
9-9-9
t
RCD
(ns)
t
RP
(ns)
CL (ns)
13.91
13.75
13.5
13.91
13.75
13.5
13.91
13.75
13.5
09005aef85741711
2Gb_auto_DDR3L.pdf - Rev. E 8/20 EN
1
Products and specifications discussed herein are subject to change by Micron without notice.
Micron Technology, Inc. reserves the right to change products or specifications without notice.
© 2014 Micron Technology, Inc. All rights reserved.

EEWorld
subscription
account

EEWorld
service
account

Automotive
development
circle

Robot
development
community

Index Files: 711  1944  2537  2530  1207  15  40  52  51  25 
Datasheet   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z
Room 1530, 15th Floor, Building B, No. 18 Zhongguancun Street, Haidian District, Beijing Telephone: (010) 82350740 Postal Code: 100190
Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved 京ICP证060456号 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号