EEWORLDEEWORLDEEWORLD

Part Number

Search

MT41K256M4DA-107:J TR

Description
SDRAM - DDR3 存储器 IC 1Gb(256M x 4) 并联 933 MHz 20 ns 78-FBGA(8x10.5)
Categorysemiconductor    memory   
File Size455KB,21 Pages
ManufacturerMicron Technology
Websitehttp://www.mdtic.com.tw/
Environmental Compliance
Download Datasheet Parametric View All

MT41K256M4DA-107:J TR Overview

SDRAM - DDR3 存储器 IC 1Gb(256M x 4) 并联 933 MHz 20 ns 78-FBGA(8x10.5)

MT41K256M4DA-107:J TR Parametric

Parameter NameAttribute value
category
MakerMicron Technology
series-
PackageTape and Reel (TR)
memory typeVolatile
memory formatDRAM
technologySDRAM - DDR3
storage1Gb(256M x 4)
memory interfacein parallel
Write cycle time - words, pages-
Voltage - Power supply1.283V ~ 1.45V
Operating temperature0°C ~ 95°C(TC)
Installation typesurface mount type
Package/casing78-TFBGA
Supplier device packaging78-FBGA(8x10.5)
Clock frequency933 MHz
interview time20 ns
Basic product numberMT41K256M4
1Gb: x4, x8, x16 DDR3L SDRAM Addendum
Description
1.35V DDR3L SDRAM Addendum
MT41K256M4 – 32 Meg x 4 x 8 banks
MT41K128M8 – 16 Meg x 8 x 8 banks
MT41K64M16 – 8 Meg x 16 x 8 banks
Description
DDR3L SDRAM (1.35V) is a low voltage version of the
DDR3 SDRAM (1.5V). Unless stated otherwise, DDR3L
SDRAM meets the functional and timing specifica-
tions listed in the equivalent density DDR3 SDRAM
data sheet located on www.micron.com.
T
C
of 0°C to 95°C
64ms, 8192-cycle refresh at 0°C to 85°C
32ms at 85°C to 95°C
Self refresh temperature (SRT)
Automatic self refresh (ASR)
Write leveling
Multipurpose register
Output driver calibration
Features
V
DD
= V
DDQ
= +1.35V (1.283V to 1.45V)
Backward compatible to V
DD
= V
DDQ
= 1.5V ±0.075V
Differential bidirectional data strobe
8n-bit prefetch architecture
Differential clock inputs (CK, CK#)
8 internal banks
Nominal and dynamic on-die termination (ODT)
for data, strobe, and mask signals
Programmable CAS (READ) latency (CL)
Programmable CAS additive latency (AL)
Programmable CAS (WRITE) latency (CWL)
Fixed burst length (BL) of 8 and burst chop (BC) of 4
(via the mode register set [MRS])
Selectable BC4 or BL8 on-the-fly (OTF)
Self refresh mode
Options
1
Configuration
256 Meg x 4
128 Meg x 8
64 Meg x 16
FBGA package (Pb-free) – x4, x8
78-ball FBGA (8mm x 11.5mm) Rev. F, G
FBGA package (Pb-free) – x16
96-ball FBGA (8mm x 14mm) Rev. G
Timing – cycle time
1.25ns @ CL = 11 (DDR3-1600)
1.5ns @ CL = 9 (DDR3-1333)
Revision
Note:
Marking
256M4
128M8
64M16
JP
JT
-125
-15E
:F, :G
1. Not all options listed can be combined to
define an offered product. Use the part
catalog search on
http://www.micron.com
for available offerings.
Table 1: Key Timing Parameters
Speed Grade
-125
1
-15E
1
-187E
Note:
Data Rate (MT/s)
1600
1333
1066
Target
t
RCD-
t
RP-CL (ns)
11-11-11
9-9-9
7-7-7
t
RCD
(ns)
t
RP
(ns)
CL (ns)
13.75
13.5
13.1
13.75
13.5
13.1
13.75
13.5
13.1
1. Backward compatible to 1066, CL = 7 (-187E).
Table 2: Addressing
Parameter
Configuration
Refresh count
Row address
256 Meg x 4
32 Meg x 4 x 8 banks
8K
16K A[13:0]
128 Meg x 8
16 Meg x 8 x 8 banks
8K
16K A[13:0]
64 Meg x 16
4 Meg x 16 x 8 banks
8K
8K A[12:0]
PDF: 09005aef833b7221
1Gb_1_35V_DDR3L.pdf - Rev. F 2/11 EN
1
Products and specifications discussed herein are subject to change by Micron without notice.
Micron Technology, Inc. reserves the right to change products or specifications without notice.
©
2008 Micron Technology, Inc. All rights reserved.

EEWorld
subscription
account

EEWorld
service
account

Automotive
development
circle

Robot
development
community

Index Files: 1421  2148  2721  1099  1004  29  44  55  23  21 
Datasheet   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z
Room 1530, 15th Floor, Building B, No. 18 Zhongguancun Street, Haidian District, Beijing Telephone: (010) 82350740 Postal Code: 100190
Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved 京ICP证060456号 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号