EEWORLDEEWORLDEEWORLD

Part Number

Search

MT46V128M4TG-5B:D TR

Description
SDRAM - DDR 存储器 IC 512Mb(128M x 4) 并联 200 MHz 700 ps 66-TSOP
Categorysemiconductor    memory   
File Size4MB,91 Pages
ManufacturerMicron Technology
Websitehttp://www.mdtic.com.tw/
Download Datasheet Parametric View All

MT46V128M4TG-5B:D TR Overview

SDRAM - DDR 存储器 IC 512Mb(128M x 4) 并联 200 MHz 700 ps 66-TSOP

MT46V128M4TG-5B:D TR Parametric

Parameter NameAttribute value
category
MakerMicron Technology
series-
PackageTape and Reel (TR) Cut Tape (CT)
memory typeVolatile
memory formatDRAM
technologySDRAM - DDR
storage512Mb(128M x 4)
memory interfacein parallel
Write cycle time - words, pages15ns
Voltage - Power supply2.5V ~ 2.7V
Operating temperature0°C ~ 70°C(TA)
Installation typesurface mount type
Package/casing66-TSSOP (szerokość 0,400",10,16mm)
Supplier device packaging66-TSOP
Clock frequency200 MHz
interview time700 ps
Basic product numberMT46V128M4
512Mb: x4, x8, x16 DDR SDRAM
Features
Double Data Rate (DDR) SDRAM
MT46V128M4 – 32 Meg x 4 x 4 banks
MT46V64M8 – 16 Meg x 8 x 4 banks
MT46V32M16 – 8 Meg x 16 x 4 banks
Features
• V
DD
= +2.5V ±0.2V, V
DD
Q = +2.5V ±0.2V
• V
DD
= +2.6V ±0.1V, V
DD
Q = +2.6V ±0.1V (DDR400)
• Bidirectional data strobe (DQS) transmitted/
received with data, i.e., source-synchronous data
capture (x16 has two – one per byte)
• Internal, pipelined double-data-rate (DDR)
architecture; two data accesses per clock cycle
• Differential clock inputs (CK and CK#)
• Commands entered on each positive CK edge
• DQS edge-aligned with data for READs; center-
aligned with data for WRITEs
• DLL to align DQ and DQS transitions with CK
• Four internal banks for concurrent operation
• Data mask (DM) for masking write data
(x16 has two – one per byte)
• Programmable burst lengths: 2, 4, or 8
• Auto refresh
64ms, 8192-cycle(Commercial and industrial)
16ms, 8192-cycle (Automotive)
• Self refresh (not available on AT devices)
• Longer-lead TSOP for improved reliability (OCPL)
• 2.5V I/O (SSTL_2 compatible)
• Concurrent auto precharge option is supported
t
RAS lockout supported (
t
RAP =
t
RCD)
Options
• Configuration
128 Meg x 4 (32 Meg x 4 x 4 banks)
64 Meg x 8 (16 Meg x 8 x 4 banks)
32 Meg x 16 (8 Meg x 16 x 4 banks)
• Plastic package
66-pin TSOP
66-pin TSOP (Pb-free)
60-ball FBGA (10mm x 12.5mm)
60-ball FBGA (10mm x 12.5mm) (Pb-free)
• Timing – cycle time
5ns @ CL = 3 (DDR400B)
6ns @ CL = 2.5 (DDR333) (FBGA only)
6ns @ CL = 2.5 (DDR333) (TSOP only)
7.5ns @ CL = 2 (DDR266)
7.5ns @ CL = 2 (DDR266A)
7.5ns @ CL = 2.5 (DDR266B)
• Self refresh
Standard
Low-power self refresh
• Temperature rating
Commercial (0°C to +70°C)
Industrial (–40°C to +85°C)
Automotive (–40°C to +105°C)
• Revision
x4, x8
x4, x8, x16
Notes: 1. End of life.
Marking
128M4
64M8
32M16
TG
P
FN
BN
-5B
-6
-6T
-75E
1
-75Z
1
-75
1
None
L
None
IT
AT
:D
1
:F
Table 1:
Key Timing Parameters
CL = CAS (READ) latency; data-out window is MIN clock rate with 50% duty cycle at CL = 2, CL = 2.5, or CL = 3
Clock Rate (MHz)
CL = 2
133
133
133
133
100
CL = 2.5
167
167
167
133
133
CL = 3
200
n/a
n/a
n/a
n/a
Speed
Grade
-5B
-6
6T
-75E/-75Z
-75
Data-Out
Window
1.6ns
2.1ns
2.0ns
2.5ns
2.5ns
Access
Window
±0.70ns
±0.70ns
±0.70ns
±0.75ns
±0.75ns
DQS–DQ
Skew
+0.40ns
+0.40ns
+0.45ns
+0.50ns
+0.50ns
PDF: 09005aef80a1d9d4/Source: 09005aef82a95a3a
512Mb_DDR_x4x8x16_D1.fm - 512Mb DDR: Rev. N; Core DDR Rev. B 2/09 EN
1
Micron Technology, Inc., reserves the right to change products or specifications without notice.
©2000 Micron Technology, Inc. All rights reserved.
Urgent help!!
Is there a simple application for Arduino interrupt settings (when to enter and exit interrupts)? Also, when an interrupt request comes in while processing an interrupt, how to handle it?...
依诺儿 Embedded System
Qorvo Online Design Conference - Mastering BLDC and PMSM Solutions
Three-phase motor topologies have finally reached a tipping point in the world of electric motor drives. With decreasing costs and increasing potential efficiencies, integrated three-phase motor appli...
石榴姐 RF/Wirelessly
Open1081: First week of getting started with mxchip wifi
First of all, I have to thank EEWORLD and Weixue for giving me this opportunity to learn about the mxchip wifi module. I didn't succeed in the first application, and I was disappointed for a long time...
770781327 RF/Wirelessly
Share the babies in the forum
The first to appear is a heavyweight, the little princess of Xiang Nong’s family. Next is the trickster of Xuwangqing’s family. Next is the little doctor of Lixiaohai8211’s family, whose glasses are s...
leang521 Talking
Review summary: Domestic FPGA Anlu SparkRoad development board
Event details: [Domestic FPGA Anlu SparkRoad development board]Updated to 2022-08-10Evaluation report summary:@1nnocent10. Anlu SparkRoad domestic FPGA evaluation [practical] equal precision frequency...
EEWORLD社区 Special Edition for Assessment Centres
Where to download window ce5.0?
As the title says? It seems that Microsoft has it downloaded, but I can't find it. What name should I search for? Windows ce 5.0?? Please tell me, it would be best if there is a link. Thank you hehe...
高手中的高手 Embedded System

Technical ResourceMore

EEWorld
subscription
account

EEWorld
service
account

Automotive
development
circle

Robot
development
community

Index Files: 485  30  2314  2095  1993  10  1  47  43  41 
Datasheet   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z
Room 1530, 15th Floor, Building B, No. 18 Zhongguancun Street, Haidian District, Beijing Telephone: (010) 82350740 Postal Code: 100190
Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved 京ICP证060456号 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号