EEWORLDEEWORLDEEWORLD

Part Number

Search

MT47H64M16HR-25E:H TR

Description
SDRAM - DDR2 存储器 IC 1Gb(64M x 16) 并联 400 MHz 400 ps 84-FBGA(8x12.5)
Categorysemiconductor    memory   
File Size2MB,141 Pages
ManufacturerMicron Technology
Websitehttp://www.mdtic.com.tw/
Environmental Compliance
Download Datasheet Parametric View All

MT47H64M16HR-25E:H TR Overview

SDRAM - DDR2 存储器 IC 1Gb(64M x 16) 并联 400 MHz 400 ps 84-FBGA(8x12.5)

MT47H64M16HR-25E:H TR Parametric

Parameter NameAttribute value
category
MakerMicron Technology
series-
Package卷带(TR)剪切带(CT)Digi-Reel®
memory typeVolatile
memory formatDRAM
technologySDRAM - DDR2
storage1Gb(64M x 16)
memory interfacein parallel
Write cycle time - words, pages15ns
Voltage - Power supply1.7V ~ 1.9V
Operating temperature0°C ~ 85°C(TC)
Installation typesurface mount type
Package/casing84-TFBGA
Supplier device packaging84-FBGA(8x12.5)
Clock frequency400 MHz
interview time400 ps
Basic product numberMT47H64M16
1Gb: x4, x8, x16 DDR2 SDRAM
Features
DDR2 SDRAM
MT47H256M4 – 32 Meg x 4 x 8 banks
MT47H128M8 – 16 Meg x 8 x 8 banks
MT47H64M16 – 8 Meg x 16 x 8 banks
Features
V
DD
= 1.8V ±0.1V, V
DDQ
= 1.8V ±0.1V
JEDEC-standard 1.8V I/O (SSTL_18-compatible)
Differential data strobe (DQS, DQS#) option
4n-bit prefetch architecture
Duplicate output strobe (RDQS) option for x8
DLL to align DQ and DQS transitions with CK
8 internal banks for concurrent operation
Programmable CAS latency (CL)
Posted CAS additive latency (AL)
WRITE latency = READ latency - 1
t
CK
Selectable burst lengths (BL): 4 or 8
Adjustable data-output drive strength
64ms, 8192-cycle refresh
On-die termination (ODT)
Industrial temperature (IT) option
Automotive temperature (AT) option
RoHS-compliant
Supports JEDEC clock jitter specification
Options
1
• Configuration
– 256 Meg x 4 (32 Meg x 4 x 8 banks)
– 128 Meg x 8 (16 Meg x 8 x 8 banks)
– 64 Meg x 16 (8 Meg x 16 x 8 banks)
• FBGA package (Pb-free) – x16
– 84-ball FBGA (8mm x 12.5mm) Die
Rev :H
– 84-ball FBGA (8mm x 12.5mm) Die
Rev :M
• FBGA package (Pb-free) – x4, x8
– 60-ball FBGA (8mm x 10mm) Die
Rev :H
– 60-ball FBGA (8mm x 10mm) Die
Rev :M
• FBGA package (lead solder) – x16
– 84-ball FBGA (8mm x 12.5mm) Die
Rev :H
• FBGA package (lead solder) – x4, x8
– 60-ball FBGA (8mm x 10mm) Die
Rev :H
• Timing – cycle time
– 1.875ns @ CL = 7 (DDR2-1066)
– 2.5ns @ CL = 5 (DDR2-800)
– 3.0ns @ CL = 5 (DDR2-667)
• Self refresh
– Standard
– Low-power
• Operating temperature
– Commercial (0°C T
C
+85°C)
2
– Industrial (–40°C T
C
+95°C;
–40°C T
A
+85°C)
• Revision
Notes:
Marking
256M4
128M8
64M16
HR
NF
CF
SH
HW
JN
-187E
-25E
-3
None
L
None
IT
:H / :M
1. Not all options listed can be combined to
define an offered product. Use the Part
Catalog Search on www.micron.com for
product offerings and availability.
2. For extended CT operating temperature see
IDD Table 11 (page 32) Note 7.
CCMTD-1725822587-9658
1GbDDR2.pdf – Rev. AB 09/18 EN
1
Micron Technology, Inc. reserves the right to change products or specifications without notice.
© 2007 Micron Technology, Inc. All rights reserved.
Products and specifications discussed herein are subject to change by Micron without notice.

Recommended Resources

,GPRS MODEM circuit schematic.
LBSALE[100]LBSALE...
linda_xia Analog electronics
【AT32F421 Review】+ Unboxing and Quick Start
I applied for the review of the Yatli Super Value M4 Core AT32F421 and it was successful,so I will carry out the review according to the review plan I applied for before . First, unboxing The packagin...
dmzdmz666666 Domestic Chip Exchange
【Smart Desktop Interactive Robot】Completed
[i=s]This post was last edited by wangerxian on 2022-10-23 19:32[/i]Smart desktop interactive robotAuthor: wangerxian1. Introduction This design is a smart desktop interactive robot, which is an intel...
buildele DigiKey Technology Zone
Beaglebone peripheral circuit ee_fpga_cape debugging record (VI) - I2C, RS232, GPS
[size=5][color=#ff00ff]I have been very busy recently and have not updated my debugging records. I have completed the debugging of I2C, RS232, and GPS.[/color] I feel that there are some problems with...
chenzhufly DSP and ARM Processors
[Project source code] [Modelsim FAQ] Definition of port reg and wire in TestBench
This article and design code were written by FPGA enthusiast Xiao Meige. Without the author's permission, this article is only allowed to be copied and reproduced on online forums, and the original au...
小梅哥 FPGA/CPLD

Popular Articles

EEWorld
subscription
account

EEWorld
service
account

Automotive
development
circle

Robot
development
community

Index Files: 1136  1936  2491  497  2526  23  39  51  11  43 
Datasheet   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z
Room 1530, 15th Floor, Building B, No. 18 Zhongguancun Street, Haidian District, Beijing Telephone: (010) 82350740 Postal Code: 100190
Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved 京ICP证060456号 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号