EEWORLDEEWORLDEEWORLD

Part Number

Search

CY2SSTV857ZI-27T

Description
存储器,DDR,SDRAM 时钟缓冲器/驱动器,多路复用器 IC 200MHz 1 输出 48-TSSOP
Categorysemiconductor    clock and timing   
File Size102KB,8 Pages
ManufacturerSilicon Labs
Websitehttps://www.silabs.com
Download Datasheet Parametric View All

CY2SSTV857ZI-27T Online Shopping

Suppliers Part Number Price MOQ In stock  
CY2SSTV857ZI-27T - - View Buy Now

CY2SSTV857ZI-27T Overview

存储器,DDR,SDRAM 时钟缓冲器/驱动器,多路复用器 IC 200MHz 1 输出 48-TSSOP

CY2SSTV857ZI-27T Parametric

Parameter NameAttribute value
category
MakerSilicon Labs
series-
PackageTape and Reel (TR)
\u96F6\u4EF6\u72B6\u6001\u505C\u4EA7
PLLyes
The main purposeMemory, DDR, SDRAM
enterclock
outputSSTL
Ratio - Input:Output1:10
Differential - Input:OutputYes Yes
Frequency - maximum200MHz
Voltage - Power supply2.375V ~ 2.625V
Operating temperature-40°C ~ 85°C
Installation typesurface mount type
Package/casing48-TFSOP (0.240", 6.10mm wide)
Supplier device packaging48-TSSOP
Number of circuits1
Basic product numberCY2SSTV857
CY2SSTV857-27
Differential Clock Buffer/Driver DDR333/PC2700-Compliant
Features
• Operating frequency: 60 MHz to 200 MHz
• Supports 266, 333 MHz DDR SDRAM
• 10 differential outputs from 1 differential input
• Spread-Spectrum-compatible
• Low jitter (cycle-to-cycle): < 75
• Very low skew: < 100 ps
• Power management control input
• High-impedance outputs when input clock < 10 MHz
• 2.5V operation
• Pin-compatible with CDC857-2 and -3
• 48-pin TSSOP package
• Industrial temp. of
–40°
to +85°
C
• Conforms to JEDEC DDR specification
Description
The CY2SSTV857-27 is a high-performance, low-skew,
low-jitter zero-delay buffer designed to distribute differential
clocks in high-speed applications. The CY2SSTV857-27
generates ten differential pair clock outputs from one differ-
ential pair clock input. In addition, the CY2SSTV857-27
features differential feedback clock outputs and inputs. This
allows the CY2SSTV857-27 to be used as a zero-delay buffer.
When used as a zero-delay buffer in nested clock trees, the
CY2SSTV857-27 locks onto the input reference and translates
with near-zero delay to low-skew outputs.
Block Diagram
Pin Configuration
3
2
PD #
AVD D
37
16
T es t a nd
P ow erdo w n
L ogic
5
6
10
9
20
19
22
23
46
47
44
43
Y0
Y 0#
Y1
Y 1#
Y2
Y 2#
Y3
Y 3#
Y4
Y 4#
Y5
Y 5#
Y6
Y 6#
Y7
Y 7#
Y8
Y 8#
Y9
Y 9#
F BO U T
FBO UT #
VSS
Y 0#
Y0
VDDQ
Y1
Y 1#
VSS
VSS
Y 2#
Y2
VDDQ
VDDQ
C LK
C LK #
VDDQ
AVDD
AVSS
VSS
Y 3#
Y3
VDDQ
Y4
Y 4#
VSS
1
2
3
4
5
6
48
47
46
45
44
43
VSS
Y 5#
Y5
VDDQ
Y6
Y 6#
VSS
VSS
Y 7#
Y7
VDDQ
PD#
F B IN
F B IN #
VDDQ
FBOUT#
FBOUT
VSS
Y 8#
Y8
VDDQ
Y9
Y 9#
VSS
CY2SSTV857-27
7
8
9
10
11
12
13
14
15
16
17
18
19
20
21
22
23
24
42
41
40
39
38
37
36
35
34
33
32
31
30
29
28
27
26
25
C LK
C LK #
F B IN
F B IN #
13
14
39
40
P LL
36
35
29
30
27
26
32
33
Rev 1.0, November 21, 2006
2200 Laurelwood Road, Santa Clara, CA 95054
Tel:(408) 855-0555
Fax:(408) 855-0550
Page 1 of 8
www.SpectraLinear.com

Technical ResourceMore

EEWorld
subscription
account

EEWorld
service
account

Automotive
development
circle

Robot
development
community

Index Files: 1247  1147  1839  833  2180  26  24  38  17  44 
Datasheet   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z
Room 1530, 15th Floor, Building B, No. 18 Zhongguancun Street, Haidian District, Beijing Telephone: (010) 82350740 Postal Code: 100190
Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved 京ICP证060456号 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号