EEWORLDEEWORLDEEWORLD

Part Number

Search

CY28353OXC-2T

Description
时钟 缓冲器/驱动器,多路复用器 IC 1:6 170 MHz 28-SSOP(0.209",5.30mm 宽)
Categorysemiconductor    clock and timing   
File Size96KB,9 Pages
ManufacturerSilicon Labs
Websitehttps://www.silabs.com
Download Datasheet Parametric View All

CY28353OXC-2T Online Shopping

Suppliers Part Number Price MOQ In stock  
CY28353OXC-2T - - View Buy Now

CY28353OXC-2T Overview

时钟 缓冲器/驱动器,多路复用器 IC 1:6 170 MHz 28-SSOP(0.209",5.30mm 宽)

CY28353OXC-2T Parametric

Parameter NameAttribute value
category
MakerSilicon Labs
series-
PackageTape and Reel (TR)
\u96F6\u4EF6\u72B6\u6001\u505C\u4EA7
type缓冲器/驱动器,多路复用器
Number of circuits1
Ratio - Input:Output1:6
Differential - Input:OutputYes Yes
enterclock
outputHCSL
Voltage - Power supply2.375V ~ 2.625V
Operating temperature0°C ~ 70°C
Installation typesurface mount type
Package/casing28-SSOP (0.209", 5.30mm wide)
Supplier device packaging28-SSOP
Frequency - maximum170 MHz
Basic product numberCY28353
CY28353-2
Differential Clock Buffer/Driver
Features
• Phase-locked loop (PLL) clock distribution for double
data rate synchronous DRAM applications
• Distributes one differential clock input to six differential
outputs
• External feedback pins (FBINT, FBINC) are used to
synchronize the outputs to the clock input
• Conforms to the DDRI specification
• Spread Aware for electromagnetic interference (EMI)
reduction
• 28-pin SSOP package
Description
This PLL clock buffer is designed for 2.5 V
DD
and 2.5 AV
DD
operation and differential data input and output levels.
This device is a zero delay buffer that distributes a differential
clock input pair (CLKINT, CLKINC) to six differential pairs of
clock outputs (CLKT[0:5], CLKC[0:5]) and one differential pair
feedback clock outputs (FBOUTT, FBOUTC). The clock
outputs are controlled by the input clocks (CLKINT, CLKINC)
and the feedback clocks (FBINT, FBINC).
The two-line serial bus can set each output clock pair
(CLKT[0:5], CLKC[0:5]) to the Hi-Z state. When AV
DD
is
grounded, the PLL is turned off and bypassed for test
purposes.
The PLL in this device uses the input clocks (CLKINT,
CLKINC) and the feedback clocks (FBINT, FBINC) to provide
high-performance, low-skew, low–jitter output differential
clocks.
Block Diagram
10
Pin Configuration
CLKC0
CLKT0
VDD
CLKT1
CLKC1
GND
SCLK
CLKINT
CLKINC
AVDD
AGND
VDD
CLKT2
CLKC2
CLKT0
CLKC0
CLKT1
CLKC1
SCLK
SDATA
Serial
Interface
Logic
CLKT2
CLKC2
CLKT3
CLKC3
CLKINT
CLKINC
FBINC
FBINT
PLL
CLKT4
CLKC4
CLKT5
CLKC5
FBOUTT
FBOUTC
1
2
3
4
5
6
7
8
9
10
11
12
13
14
28
27
26
25
24
23
22
21
20
19
18
17
16
15
GND
CLKC5
CLKT5
CLKC4
CLKT4
VDD
SDATA
FBINC
FBINT
FBOUTT
FBOUTC
CLKT3
CLKC3
GND
CY28353-2
AVDD
28 pin SSOP
.......................... Document #: 38-07372 Rev. *B Page 1 of 9
400 West Cesar Chavez, Austin, TX 78701
1+(512) 416-8500
1+(512) 416-9669
www.silabs.com

EEWorld
subscription
account

EEWorld
service
account

Automotive
development
circle

Robot
development
community

Index Files: 2449  830  1743  2568  243  50  17  36  52  5 
Datasheet   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z
Room 1530, 15th Floor, Building B, No. 18 Zhongguancun Street, Haidian District, Beijing Telephone: (010) 82350740 Postal Code: 100190
Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved 京ICP证060456号 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号