EEWORLDEEWORLDEEWORLD

Part Number

Search

LTC2220CUP#TRPBF

Description
12 位模数转换器 1 输入 1 管线 64-QFN(9x9)
Categorysemiconductor    ADC/DAC - professional data collection   
File Size764KB,32 Pages
ManufacturerADI
Websitehttps://www.analog.com
Environmental Compliance
Download Datasheet Parametric View All

LTC2220CUP#TRPBF Overview

12 位模数转换器 1 输入 1 管线 64-QFN(9x9)

LTC2220CUP#TRPBF Parametric

Parameter NameAttribute value
category
MakerADI
series-
PackageTape and Reel (TR)
Number of digits12
Sample rate (per second)170M
Number of inputs1
input typeDifferential, single-ended
Data interfaceLVDS - parallel, parallel
ConfigurationS/H-ADC
Ratio - S/H:ADC1:1
Architecturepipeline
Reference typeoutside, inside
Voltage - Power Supply, Analog3.1V ~ 3.5V
Voltage - Power Supply, Digital3.1V ~ 3.5V
characteristic-
Operating temperature0°C ~ 70°C
Package/casing64-WFQFN Exposed Pad
Supplier device packaging64-QFN(9x9)
Installation typesurface mount type
Number of A/D converters1
Basic product numberLTC2220
LTC2220/LTC2221
12-Bit,170Msps/
135Msps ADCs
FEATURES
DESCRIPTIO
Sample Rate: 170Msps/135Msps
67.5dB SNR up to 140MHz Input
80dB SFDR up to 170MHz Input
775MHz Full Power Bandwidth S/H
Single 3.3V Supply
Low Power Dissipation: 890mW/660mW
LVDS, CMOS, or Demultiplexed CMOS Outputs
Selectable Input Ranges:
±0.5V
or
±1V
No Missing Codes
Optional Clock Duty Cycle Stabilizer
Shutdown and Nap Modes
Data Ready Output Clock
Pin Compatible Family
185Msps: LTC2220-1 (12-Bit)
170Msps: LTC2220 (12-Bit), LTC2230 (10-Bit)
135Msps: LTC2221 (12-Bit), LTC2231 (10-Bit)
64-Pin 9mm
×
9mm QFN Package
The LTC
®
2220 and LTC2221 are 170Msps/135Msps, sam-
pling 12-bit A/D converters designed for digitizing high
frequency, wide dynamic range signals. The LTC2220/
LTC2221 are perfect for demanding communications
applications with AC performance that includes 67.5dB
SNR and 80dB spurious free dynamic range for signals
up to 170MHz. Ultralow jitter of 0.15ps
RMS
allows
undersampling of IF frequencies with excellent noise
performance.
DC specs include
±0.4LSB
INL (typ),
±0.3LSB
DNL (typ)
and no missing codes over temperature. The transition
noise is a low 0.5LSB
RMS
.
The digital outputs can be either differential LVDS, or
single-ended CMOS. There are three format options for
the CMOS outputs: a single bus running at the full data rate
or two demultiplexed buses running at half data rate with
either interleaved or simultaneous update. A separate
output power supply allows the CMOS output swing to
range from 0.5V to 3.6V.
The ENC
+
and ENC
inputs may be driven differentially or
single ended with a sine wave, PECL, LVDS, TTL, or CMOS
inputs. An optional clock duty cycle stabilizer allows high
performance at full speed for a wide range of clock duty
cycles.
APPLICATIO S
Wireless and Wired Broadband Communication
Cable Head-End Systems
Power Amplifier Linearization
Communications Test Equipment
, LTC and LT are registered trademarks of Linear Technology Corporation.
All other trademarks are the property of their respective owners.
TYPICAL APPLICATIO
3.3V
REFH
REFL
FLEXIBLE
REFERENCE
V
DD
0.5V
TO 3.6V
OV
DD
100
90
4th OR HIGHER
SFDR (dBFS)
+
ANALOG
INPUT
INPUT
S/H
12-BIT
PIPELINED
ADC CORE
CORRECTION
LOGIC
OUTPUT
DRIVERS
D11
D0
80
70
2nd OR 3rd
60
50
CMOS
OR
LVDS
OGND
CLOCK/DUTY
CYCLE
CONTROL
22201 TA01
40
ENCODE
INPUT
U
SFDR vs Input Frequency
0
100
400
500
600
INPUT FREQUENCY (MHz)
22201 TA01b
22201fa
U
U
200
300
1

EEWorld
subscription
account

EEWorld
service
account

Automotive
development
circle

Robot
development
community

Index Files: 297  1535  1510  647  1000  6  31  14  21  55 
Datasheet   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z
Room 1530, 15th Floor, Building B, No. 18 Zhongguancun Street, Haidian District, Beijing Telephone: (010) 82350740 Postal Code: 100190
Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved 京ICP证060456号 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号