EEWORLDEEWORLDEEWORLD

Part Number

Search

W9751G6NB-25

Description
SDRAM - DDR2 存储器 IC 512Mb 并联 400 MHz 57.5 ns 84-VFBGA(8x12.5)
Categorysemiconductor    memory   
ManufacturerWinbond Electronics Corporation
Websitehttp://www.winbond.com.tw
Environmental Compliance
Download Datasheet Parametric View All

W9751G6NB-25 Online Shopping

Suppliers Part Number Price MOQ In stock  
W9751G6NB-25 - - View Buy Now

W9751G6NB-25 Overview

SDRAM - DDR2 存储器 IC 512Mb 并联 400 MHz 57.5 ns 84-VFBGA(8x12.5)

W9751G6NB-25 Parametric

Parameter NameAttribute value
category
MakerWinbond Electronics Corporation
series-
Packagetray
memory typeVolatile
memory formatDRAM
technologySDRAM - DDR2
storage512Mb
memory organization32M x 16
memory interfacein parallel
Clock frequency400 MHz
Write cycle time - words, pages15ns
interview time57.5 ns
Voltage - Power supply1.7V ~ 1.9V
Operating temperature0°C ~ 85°C(TC)
Installation typesurface mount type
Package/casing84-VFBGA
Supplier device packaging84-VFBGA(8x12.5)
Basic product numberW9751G6
W9751G6NB
8M
4 BANKS
16 BIT DDR2 SDRAM
Table of Contents-
1.
2.
3.
4.
5.
6.
7.
8.
8.1
8.2
GENERAL DESCRIPTION ................................................................................................................... 4
FEATURES ........................................................................................................................................... 4
ORDER INFORMATION ....................................................................................................................... 5
KEY PARAMETERS ............................................................................................................................. 5
BALL CONFIGURATION ...................................................................................................................... 6
BALL DESCRIPTION ............................................................................................................................ 7
BLOCK DIAGRAM ................................................................................................................................ 8
FUNCTIONAL DESCRIPTION .............................................................................................................. 9
Power-up and Initialization Sequence ................................................................................................... 9
Mode Register and Extended Mode Registers Operation ................................................................... 10
8.2.1
Mode Register Set Command (MRS)............................................................................... 10
8.2.2
Extend Mode Register Set Commands (EMRS) .............................................................. 11
8.2.2.1
Extend Mode Register Set Command (1), EMR (1) ................................................ 11
8.2.2.2
DLL Enable/Disable ................................................................................................ 12
8.2.2.3
Extend Mode Register Set Command (2), EMR (2)................................................ 13
8.2.2.4
Extend Mode Register Set Command (3), EMR (3) ................................................ 14
8.2.3
Off-Chip Driver (OCD) Impedance Adjustment ................................................................ 15
8.2.3.1
Extended Mode Register for OCD Impedance Adjustment .................................... 16
8.2.3.2
OCD Impedance Adjust .......................................................................................... 16
8.2.3.3
Drive Mode ............................................................................................................. 17
8.2.4
On-Die Termination (ODT) ............................................................................................... 18
8.2.5
ODT related timings ......................................................................................................... 18
8.2.5.1
MRS command to ODT update delay ..................................................................... 18
Command Function ............................................................................................................................. 20
8.3.1
Bank Activate Command.................................................................................................. 20
8.3.2
Read Command ............................................................................................................... 20
8.3.3
Write Command ............................................................................................................... 21
8.3.4
Burst Read with Auto-precharge Command..................................................................... 21
8.3.5
Burst Write with Auto-precharge Command ..................................................................... 21
8.3.6
Precharge All Command .................................................................................................. 21
8.3.7
Self Refresh Entry Command .......................................................................................... 21
8.3.8
Self Refresh Exit Command ............................................................................................. 22
8.3.9
Refresh Command ........................................................................................................... 22
8.3.10
No-Operation Command .................................................................................................. 23
8.3.11
Device Deselect Command.............................................................................................. 23
Read and Write access modes ........................................................................................................... 23
8.4.1
8.4.1.1
Posted
CAS
................................................................................................................... 23
Examples of posted
CAS
operation ..................................................................... 23
8.3
8.4
8.5
8.6
8.4.2
Burst mode operation ....................................................................................................... 24
8.4.3
Burst read mode operation ............................................................................................... 25
8.4.4
Burst write mode operation .............................................................................................. 25
8.4.5
Write data mask ............................................................................................................... 26
Burst Interrupt ..................................................................................................................................... 26
Precharge operation............................................................................................................................ 27
Publication Release Date: Oct. 22, 2019
Revision: A01
-1-

Technical ResourceMore

EEWorld
subscription
account

EEWorld
service
account

Automotive
development
circle

Robot
development
community

Index Files: 1386  2605  986  1580  99  28  53  20  32  2 
Datasheet   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z
Room 1530, 15th Floor, Building B, No. 18 Zhongguancun Street, Haidian District, Beijing Telephone: (010) 82350740 Postal Code: 100190
Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved 京ICP证060456号 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号