EEWORLDEEWORLDEEWORLD

Part Number

Search

IS65WV1288FBLL-55CTLA3-TR

Description
SRAM - 同步 存储器 IC 1Mb(128K x 8) 并联 55 ns 32-TSOP I
Categorysemiconductor    memory   
File Size838KB,17 Pages
ManufacturerIntegrated Silicon Solution ( ISSI )
Environmental Compliance
Download Datasheet Parametric View All

IS65WV1288FBLL-55CTLA3-TR Overview

SRAM - 同步 存储器 IC 1Mb(128K x 8) 并联 55 ns 32-TSOP I

IS65WV1288FBLL-55CTLA3-TR Parametric

Parameter NameAttribute value
category
MakerIntegrated Silicon Solution ( ISSI )
seriesAutomotive, AEC-Q100
PackageTape and Reel (TR)
memory typeVolatile
memory formatSRAM
technologySRAM - Synchronous
storage1Mb(128K x 8)
memory interfacein parallel
Write cycle time - words, pages55ns
interview time55 ns
Voltage - Power supply2.2V ~ 3.6V
Operating temperature-40°C ~ 125°C(TA)
Installation typesurface mount type
Package/casing32-TFSOP (0.724", 18.40mm wide)
Supplier device packaging32-TSOP I
Basic product numberIS65WV1288
IS62/65WV1288FALL
IS62/65WV1288FBLL
MARCH 2018
128Kx8 LOW VOLTAGE,
ULTRA LOW POWER CMOS STATIC RAM
KEY FEATURES
High-speed access time: 45ns, 55ns
CMOS low power operation
– Operating Current: 26mA (max) at 125°C
– CMOS Standby Current: 3.0 uA (typ) at 25°C
TTL compatible interface levels
Single power supply
–1.65V-2.2V V
DD
(IS62/65WV1288FALL)
– 2.2V-3.6V V
DD
(IS62/65WV1288FBLL)
Three state outputs
Industrial and Automotive temperature support
Lead-free available
DESCRIPTION
The
ISSI
IS62/65WV1288FALL/BLL are high-speed,
1M bit static RAMs organized as 128K words by 8 bits.
It is fabricated using
ISSI's
high-performance CMOS
technology. This highly reliable process coupled with
innovative circuit design techniques, yields high-
performance and low power consumption devices.
When
CS1#
is HIGH (deselected) or when CS2 is
LOW (deselected), the device assumes a standby
mode at which the power dissipation can be reduced
down with CMOS input levels.
Easy memory expansion is provided by using Chip
Enable and Output Enable inputs. The active LOW
Write Enable (WE#) controls both writing and reading
of the memory.
The IS62/65WV1288FALL/BLL are packaged in the
JEDEC standard 32-pin TSOP (TYPE I), sTSOP
(TYPE I), SOP, and 36-pin mini BGA.
FUNCTIONAL BLOCK DIAGRAM
128K x 8
MEMORY
ARRAY
A0 – A16
DECODER
VDD
GND
I/O0 – I/O7
I/O
DATA
CIRCUIT
COLUMN I/O
CS2
CS1#
OE#
WE#
CONTROL
CIRCUIT
Copyright © 2018 Integrated Silicon Solution, Inc. All rights reserved. ISSI reserves the right to make changes to this specification and its products at any time
without notice. ISSI assumes no liability arising out of the application or use of any information, products or services described herein. Customers are advised to
obtain the latest version of this device specification before relying on any published information and before placing orders for products.
Integrated Silicon Solution, Inc. does not recommend the use of any of its products in life support applications where the failure or malfunction of the product can
reasonably be expected to cause failure of the life support system or to significantly affect its safety or effectiveness. Products are not authorized for use in such
applications unless Integrated Silicon Solution, Inc. receives written assurance to its satisfaction, that:
a.) the risk of injury or damage has been minimized;
b.) the user assume all such risks; and
c.) potential liability of Integrated Silicon Solution, Inc is adequately protected under the circumstances
Integrated Silicon Solution, Inc.-
www.issi.com
Rev. A1
03/16/2018
1

EEWorld
subscription
account

EEWorld
service
account

Automotive
development
circle

Robot
development
community

Index Files: 1572  2335  1685  303  2206  32  48  34  7  45 
Datasheet   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z
Room 1530, 15th Floor, Building B, No. 18 Zhongguancun Street, Haidian District, Beijing Telephone: (010) 82350740 Postal Code: 100190
Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved 京ICP证060456号 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号