EEWORLDEEWORLDEEWORLD

Part Number

Search

GS88132BGD-150V

Description
512k x 18, 256k x 32, 256k x 36 9mb sync burst srams
Categorystorage    storage   
File Size759KB,36 Pages
ManufacturerGSI Technology
Websitehttp://www.gsitechnology.com/
Environmental Compliance
Download Datasheet Parametric Compare View All

GS88132BGD-150V Overview

512k x 18, 256k x 32, 256k x 36 9mb sync burst srams

GS88132BGD-150V Parametric

Parameter NameAttribute value
Is it Rohs certified?conform to
MakerGSI Technology
Objectid2106776691
Parts packaging codeBGA
package instructionLBGA,
Contacts165
Reach Compliance Codeunknown
ECCN code3A991.B.2.B
compound_id6554184
Maximum access time7.5 ns
Other featuresFLOW-THROUGH OR PIPELINED ARCHITECTURE; ALSO OPERATES AT 2.5V SUPPLY
JESD-30 codeR-PBGA-B165
JESD-609 codee1
length15 mm
memory density8388608 bit
Memory IC TypeCACHE SRAM
memory width32
Humidity sensitivity level3
Number of functions1
Number of terminals165
word count262144 words
character code256000
Operating modeSYNCHRONOUS
Maximum operating temperature70 °C
Minimum operating temperature
organize256KX32
Package body materialPLASTIC/EPOXY
encapsulated codeLBGA
Package shapeRECTANGULAR
Package formGRID ARRAY, LOW PROFILE
Parallel/SerialPARALLEL
Peak Reflow Temperature (Celsius)260
Certification statusNot Qualified
Maximum seat height1.4 mm
Maximum supply voltage (Vsup)2 V
Minimum supply voltage (Vsup)1.7 V
Nominal supply voltage (Vsup)1.8 V
surface mountYES
technologyCMOS
Temperature levelCOMMERCIAL
Terminal surfaceTin/Silver/Copper (Sn/Ag/Cu)
Terminal formBALL
Terminal pitch1 mm
Terminal locationBOTTOM
Maximum time at peak reflow temperatureNOT SPECIFIED
width13 mm
GS88118/32/36B(T/D)-xxxV
100-pin TQFP & 165-bump BGA
Commercial Temp
Industrial Temp
Features
• IEEE 1149.1 JTAG-compatible Boundary Scan
• 1.8 V or 2.5 V +10%/–10% core power supply
• 1.8 V or 2.5 V I/O supply
• LBO pin for Linear or Interleaved Burst mode
• Internal input resistors on mode pins allow floating mode pins
• Byte Write (BW) and/or Global Write (GW) operation
• Internal self-timed write cycle
• Automatic power-down for portable applications
• JEDEC-standard 100-lead TQFP and 165-bump BGA
packages
• RoHS-compliant 100-lead TQFP and 165-bump BGA
packages available
512K x 18, 256K x 32, 256K x 36
9Mb Sync Burst SRAMs
250 MHz–150 MHz
1.8 V or 2.5 V V
DD
1.8 V or 2.5 V I/O
Flow Through/Pipeline Reads
The function of the Data Output register can be controlled by
the user via the FT mode pin (Pin 14). Holding the FT mode
pin low places the RAM in Flow Through mode, causing
output data to bypass the Data Output Register. Holding FT
high places the RAM in Pipeline mode, activating the rising-
edge-triggered Data Output Register.
SCD Pipelined Reads
The GS88118/32/36B(T/D)-xxxV is a SCD (Single Cycle
Deselect) pipelined synchronous SRAM. DCD (Dual Cycle
Deselect) versions are also available. SCD SRAMs pipeline
deselect commands one stage less than read commands. SCD
RAMs begin turning off their outputs immediately after the
deselect command has been captured in the input registers.
Byte Write and Global Write
Byte write operation is performed by using Byte Write enable
(BW) input combined with one or more individual byte write
signals (Bx). In addition, Global Write (GW) is available for
writing all bytes at one time, regardless of the Byte Write
control inputs.
Sleep Mode
Low power (Sleep mode) is attained through the assertion
(High) of the ZZ signal, or by stopping the clock (CK).
Memory data is retained during Sleep mode.
Core and Interface Voltages
The GS88118/32/36B(T/D)-xxxV operates on a 1.8 V or 2.5 V
power supply. All input are 1.8 V and 2.5 V compatible.
Separate output power (V
DDQ
) pins are used to decouple
output noise from the internal circuits and are 1.8 V and 2.5 V
compatible.
Functional Description
Applications
The GS88118/32/36B(T/D)-xxxV is a 9,437,184-bit high
performance synchronous SRAM with a 2-bit burst address
counter. Although of a type originally developed for Level 2
Cache applications supporting high performance CPUs, the
device now finds application in synchronous SRAM
applications, ranging from DSP main store to networking chip
set support.
Controls
Addresses, data I/Os, chip enable (E1, E2), address burst
control inputs (ADSP, ADSC, ADV) and write control inputs
(Bx, BW, GW) are synchronous and are controlled by a
positive-edge-triggered clock input (CK). Output enable (G)
and power down control (ZZ) are asynchronous inputs. Burst
cycles can be initiated with either ADSP or ADSC inputs. In
Burst mode, subsequent burst addresses are generated
internally and are controlled by ADV. The burst address
counter may be configured to count in either linear or
interleave order with the Linear Burst Order (LBO) input. The
Burst function need not be used. New addresses can be loaded
on every cycle with no degradation of chip performance.
Paramter Synopsis
-250
-200
3.0
5.0
170
195
6.5
6.5
140
160
-150
3.8
6.7
140
160
7.5
7.5
128
145
Unit
ns
ns
mA
mA
ns
ns
mA
mA
Pipeline
3-1-1-1
t
KQ
tCycle
Curr (x18)
Curr (x32/x36)
t
KQ
tCycle
Curr (x18)
Curr (x32/x36)
3.0
4.0
200
230
5.5
5.5
160
185
Flow Through
2-1-1-1
Rev: 1.00 6/2006
1/36
© 2006, GSI Technology
Specifications cited are subject to change without notice. For latest documentation see http://www.gsitechnology.com.

GS88132BGD-150V Related Products

GS88132BGD-150V GS88132BD-250V GS88132BD-250IV GS88132BGD-150IV GS88132BD-150V GS88132BGT-200IV GS88132BD-200IV GS88132BD-200V
Description 512k x 18, 256k x 32, 256k x 36 9mb sync burst srams 512k x 18, 256k x 32, 256k x 36 9mb sync burst srams 512k x 18, 256k x 32, 256k x 36 9mb sync burst srams 512k x 18, 256k x 32, 256k x 36 9mb sync burst srams 512k x 18, 256k x 32, 256k x 36 9mb sync burst srams 512k x 18, 256k x 32, 256k x 36 9mb sync burst srams 512k x 18, 256k x 32, 256k x 36 9mb sync burst srams 512k x 18, 256k x 32, 256k x 36 9mb sync burst srams
Is it Rohs certified? conform to incompatible incompatible conform to incompatible conform to incompatible incompatible
Maker GSI Technology GSI Technology GSI Technology GSI Technology GSI Technology GSI Technology GSI Technology GSI Technology
Parts packaging code BGA BGA BGA BGA BGA QFP BGA BGA
package instruction LBGA, LBGA, LBGA, LBGA, LBGA, LQFP, LBGA, LBGA,
Contacts 165 165 165 165 165 100 165 165
Reach Compliance Code unknown compliant compliant unknown compliant unknown compliant compliant
ECCN code 3A991.B.2.B 3A991.B.2.A 3A991.B.2.B 3A991.B.2.A 3A991.B.2.B 3A991.B.2.B 3A991.B.2.B 3A991.B.2.A
Maximum access time 7.5 ns 5.5 ns 5.5 ns 7.5 ns 7.5 ns 6.5 ns 6.5 ns 6.5 ns
Other features FLOW-THROUGH OR PIPELINED ARCHITECTURE; ALSO OPERATES AT 2.5V SUPPLY FLOW-THROUGH OR PIPELINED ARCHITECTURE; ALSO OPERATES AT 2.5V SUPPLY FLOW-THROUGH OR PIPELINED ARCHITECTURE; ALSO OPERATES AT 2.5V SUPPLY FLOW-THROUGH OR PIPELINED ARCHITECTURE; ALSO OPERATES AT 2.5V SUPPLY FLOW-THROUGH OR PIPELINED ARCHITECTURE; ALSO OPERATES AT 2.5V SUPPLY FLOW-THROUGH OR PIPELINED ARCHITECTURE; ALSO OPERATES AT 2.5V SUPPLY FLOW-THROUGH OR PIPELINED ARCHITECTURE; ALSO OPERATES AT 2.5V SUPPLY FLOW-THROUGH OR PIPELINED ARCHITECTURE; ALSO OPERATES AT 2.5V SUPPLY
JESD-30 code R-PBGA-B165 R-PBGA-B165 R-PBGA-B165 R-PBGA-B165 R-PBGA-B165 R-PQFP-G100 R-PBGA-B165 R-PBGA-B165
JESD-609 code e1 e0 e0 e1 e0 e3 e0 e0
length 15 mm 15 mm 15 mm 15 mm 15 mm 20 mm 15 mm 15 mm
memory density 8388608 bit 8388608 bit 8388608 bit 8388608 bit 8388608 bit 8388608 bit 8388608 bit 8388608 bit
Memory IC Type CACHE SRAM CACHE SRAM CACHE SRAM CACHE SRAM CACHE SRAM CACHE SRAM CACHE SRAM CACHE SRAM
memory width 32 32 32 32 32 32 32 32
Number of functions 1 1 1 1 1 1 1 1
Number of terminals 165 165 165 165 165 100 165 165
word count 262144 words 262144 words 262144 words 262144 words 262144 words 262144 words 262144 words 262144 words
character code 256000 256000 256000 256000 256000 256000 256000 256000
Operating mode SYNCHRONOUS SYNCHRONOUS SYNCHRONOUS SYNCHRONOUS SYNCHRONOUS SYNCHRONOUS SYNCHRONOUS SYNCHRONOUS
Maximum operating temperature 70 °C 70 °C 85 °C 85 °C 70 °C 85 °C 85 °C 70 °C
organize 256KX32 256KX32 256KX32 256KX32 256KX32 256KX32 256KX32 256KX32
Package body material PLASTIC/EPOXY PLASTIC/EPOXY PLASTIC/EPOXY PLASTIC/EPOXY PLASTIC/EPOXY PLASTIC/EPOXY PLASTIC/EPOXY PLASTIC/EPOXY
encapsulated code LBGA LBGA LBGA LBGA LBGA LQFP LBGA LBGA
Package shape RECTANGULAR RECTANGULAR RECTANGULAR RECTANGULAR RECTANGULAR RECTANGULAR RECTANGULAR RECTANGULAR
Package form GRID ARRAY, LOW PROFILE GRID ARRAY, LOW PROFILE GRID ARRAY, LOW PROFILE GRID ARRAY, LOW PROFILE GRID ARRAY, LOW PROFILE FLATPACK, LOW PROFILE GRID ARRAY, LOW PROFILE GRID ARRAY, LOW PROFILE
Parallel/Serial PARALLEL PARALLEL PARALLEL PARALLEL PARALLEL PARALLEL PARALLEL PARALLEL
Peak Reflow Temperature (Celsius) 260 NOT SPECIFIED NOT SPECIFIED 260 NOT SPECIFIED 260 NOT SPECIFIED NOT SPECIFIED
Certification status Not Qualified Not Qualified Not Qualified Not Qualified Not Qualified Not Qualified Not Qualified Not Qualified
Maximum seat height 1.4 mm 1.4 mm 1.4 mm 1.4 mm 1.4 mm 1.6 mm 1.4 mm 1.4 mm
Maximum supply voltage (Vsup) 2 V 2 V 2 V 2 V 2 V 2 V 2 V 2 V
Minimum supply voltage (Vsup) 1.7 V 1.7 V 1.7 V 1.7 V 1.7 V 1.7 V 1.7 V 1.7 V
Nominal supply voltage (Vsup) 1.8 V 1.8 V 1.8 V 1.8 V 1.8 V 1.8 V 1.8 V 1.8 V
surface mount YES YES YES YES YES YES YES YES
technology CMOS CMOS CMOS CMOS CMOS CMOS CMOS CMOS
Temperature level COMMERCIAL COMMERCIAL INDUSTRIAL INDUSTRIAL COMMERCIAL INDUSTRIAL INDUSTRIAL COMMERCIAL
Terminal surface Tin/Silver/Copper (Sn/Ag/Cu) TIN LEAD TIN LEAD Tin/Silver/Copper (Sn/Ag/Cu) TIN LEAD Matte Tin (Sn) TIN LEAD TIN LEAD
Terminal form BALL BALL BALL BALL BALL GULL WING BALL BALL
Terminal pitch 1 mm 1 mm 1 mm 1 mm 1 mm 0.65 mm 1 mm 1 mm
Terminal location BOTTOM BOTTOM BOTTOM BOTTOM BOTTOM QUAD BOTTOM BOTTOM
Maximum time at peak reflow temperature NOT SPECIFIED NOT SPECIFIED NOT SPECIFIED NOT SPECIFIED NOT SPECIFIED NOT SPECIFIED NOT SPECIFIED NOT SPECIFIED
width 13 mm 13 mm 13 mm 13 mm 13 mm 14 mm 13 mm 13 mm
In PADS, VIA Stitch is gray
In PADS, the VIA Stitch is grayed out. I have set the Via Patterns in Options, but it still remains grayed out. Can anyone tell me what is going on? I am using PADS 9.3, a cracked version. Thank you f...
Wivern PCB Design
DIY adjustable power supply production information
After I participated in the last CNC power supply (experimental board production), I started to draw a PCB. I didn't have time to debug it. The hot transfer was reversed every time, so I put it aside ...
蓝雨夜 Power technology
Source code of "Detailed explanation of C language design example of single chip intelligent product"
Chapter 1 MCS51 MCU and MCU Program C51 1.1 Basic knowledge of MCU 1 1.1.1 Basic composition of MCS51 MCU 1 1.1.2 Basic features of 80C51 2 1.1.3 Pin definition and function of 80C51 3 1.1.4 Internal ...
maxmax007 MCU
Unveiling the lighting and projection control system of the opening ceremony
In the grand ceremony of the opening ceremony of the Beijing Olympic Games, the colorful and dreamy lights were undoubtedly the soul throughout. Especially in the final ignition ceremony, Li Ning "fle...
songbo RF/Wirelessly
How to use external pulse rising edge to trigger AD conversion in STM32?
I am using the Red Bull development board. Now I use TIM3 CH3 to capture the rising edge of the external pulse and then enter the TIM3 interrupt. Now I want to use the rising edge of this external pul...
jassica8888 stm32/stm8
Come on! Learn the basics of wireless charging technology
[color=#3e3e3e][font=Tahoma, Arial, sans-serif][size=14px] The principle of wireless charging for mobile phones in a general sense is the process of converting electrical energy into magnetic field, t...
qwqwqw2088 Analogue and Mixed Signal

EEWorld
subscription
account

EEWorld
service
account

Automotive
development
circle

Robot
development
community

Index Files: 829  2201  2089  1979  922  17  45  43  40  19 
Datasheet   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z
Room 1530, 15th Floor, Building B, No. 18 Zhongguancun Street, Haidian District, Beijing Telephone: (010) 82350740 Postal Code: 100190
Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved 京ICP证060456号 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号