EEWORLDEEWORLDEEWORLD

Part Number

Search

ZL30116GGG

Description
sonet/sdh OC-48/OC-192 system synchronizer
CategoryWireless rf/communication    Telecom circuit   
File Size573KB,31 Pages
ManufacturerZarlink Semiconductor (Microsemi)
Websitehttp://www.zarlink.com/
Download Datasheet Parametric Compare View All

ZL30116GGG Overview

sonet/sdh OC-48/OC-192 system synchronizer

ZL30116GGG Parametric

Parameter NameAttribute value
Is it Rohs certified?incompatible
package instructionFBGA, BGA100,10X10,32
Reach Compliance Codecompliant
appSONET;SDH
JESD-30 codeS-PBGA-B100
JESD-609 codee0
length9 mm
Humidity sensitivity level1
Number of functions1
Number of terminals100
Maximum operating temperature85 °C
Minimum operating temperature-40 °C
Package body materialPLASTIC/EPOXY
encapsulated codeFBGA
Encapsulate equivalent codeBGA100,10X10,32
Package shapeSQUARE
Package formGRID ARRAY, FINE PITCH
Peak Reflow Temperature (Celsius)225
power supply1.8/3.3 V
Certification statusNot Qualified
Maximum seat height1.72 mm
Nominal supply voltage1.8 V
surface mountYES
Telecom integrated circuit typesATM/SONET/SDH SUPPORT CIRCUIT
Temperature levelINDUSTRIAL
Terminal surfaceTIN LEAD
Terminal formBALL
Terminal pitch0.8 mm
Terminal locationBOTTOM
Maximum time at peak reflow temperature30
width9 mm
Base Number Matches1
ZL30116
SONET/SDH
OC-48/OC-192 System Synchronizer
Data Sheet
A full Design Manual is available to qualified customers.
To
register,
please
send
an
email
to
TimingandSync@Zarlink.com.
June 2006
Ordering Information
ZL30116GGG
ZL30116GGG2
100 Pin CABGA
100 Pin CABGA*
Trays
Trays
Features
Supports the requirements of Telcordia GR-253 and
GR-1244 for Stratum 3, 4E, 4 and SMC clocks, and
the requirements of ITU-T G.781 SETS, G.813
SEC, G.823, G.824 and G.825 clocks
Internal APLL provides standard output clock
frequencies up to 622.08 MHz that meet jitter
requirements for interfaces up to OC-192/STM-64
Programmable output synthesizers generate clock
frequencies from any multiple of 8 kHz up to
77.76 MHz in addition to 2 kHz
Provides two DPLLs which are independently
configurable through a serial software interface
DPLL1 provides all the features necessary for
generating SONET/SDH compliant clocks including
automatic hitless reference switching, automatic
mode selection (locked, free-run, holdover),
selectable loop bandwidth and pull-in range
DPLL2 provides a comprehensive set of features
necessary for generating derived output clocks and
other general purpose clocks
*Pb Free Tin/Silver/Copper
-40
o
C to +85
o
C
Provides 8 reference inputs which support clock
frequencies with any multiples of 8 kHz up to
77.76 MHz in addition to 2 kHz
Supports master/slave configuration for
AdvancedTCA
TM
Configurable input to output delay and output to
output phase alignment
Optional external feedback path provides dynamic
input to output delay compensation
Provides 3 sync inputs for output frame pulse
alignment
Generates several styles of output frame pulses
with selectable pulse width, polarity and frequency
Flexible input reference monitoring automatically
disqualifies references based on frequency and
phase irregularities
Supports IEEE 1149.1 JTAG Boundary Scan
trst_b tck tdi tms
tdo
dpll2_ref
dpll1_hs_en
dpll1_lock dpll1_holdover
diff0_en
diff1_en
osco
osci
Master
Clock
IEEE 1449.1
JTAG
ref
DPLL2
P0
Synthesizer
P1
Synthesizer
p0_clk0
p0_clk1
p0_fp0
p0_fp1
p1_clk0
p1_clk1
diff0_p/n
diff1_p/n
ref0
ref1
ref2
ref3
ref4
ref5
ref6
ref7
sync0
sync1
sync2
ref7:0
ref
DPLL1
sync2:0
Reference
Monitors
ref_&_sync_status
sync
fb_clk
fb_fp
SONET/SDH
APLL
sdh_clk0
sdh_clk1
sdh_fp0
sdh_fp1
fb_clk
Feedback
Synthesizer
int_b
SPI Interface
Controller &
State Machine
ext_fb_fp
ext_fb_clk
sck
si
so
cs_b
rst_b
slave_en
dpll1_mod_sel1:0
sdh_filter
filter_ref0
filter_ref1
Figure 1 - Block Diagram
1
Zarlink Semiconductor Inc.
Zarlink, ZL and the Zarlink Semiconductor logo are trademarks of Zarlink Semiconductor Inc.
Copyright 2005-2006, Zarlink Semiconductor Inc. All Rights Reserved.

ZL30116GGG Related Products

ZL30116GGG ZL30116GGG2
Description sonet/sdh OC-48/OC-192 system synchronizer sonet/sdh OC-48/OC-192 system synchronizer
Is it Rohs certified? incompatible conform to
package instruction FBGA, BGA100,10X10,32 FBGA, BGA100,10X10,32
Reach Compliance Code compliant compliant
app SONET;SDH SONET;SDH
JESD-30 code S-PBGA-B100 S-PBGA-B100
JESD-609 code e0 e1
length 9 mm 9 mm
Humidity sensitivity level 1 1
Number of functions 1 1
Number of terminals 100 100
Maximum operating temperature 85 °C 85 °C
Minimum operating temperature -40 °C -40 °C
Package body material PLASTIC/EPOXY PLASTIC/EPOXY
encapsulated code FBGA FBGA
Encapsulate equivalent code BGA100,10X10,32 BGA100,10X10,32
Package shape SQUARE SQUARE
Package form GRID ARRAY, FINE PITCH GRID ARRAY, FINE PITCH
Peak Reflow Temperature (Celsius) 225 NOT SPECIFIED
power supply 1.8/3.3 V 1.8/3.3 V
Certification status Not Qualified Not Qualified
Maximum seat height 1.72 mm 1.72 mm
Nominal supply voltage 1.8 V 1.8 V
surface mount YES YES
Telecom integrated circuit types ATM/SONET/SDH SUPPORT CIRCUIT ATM/SONET/SDH SUPPORT CIRCUIT
Temperature level INDUSTRIAL INDUSTRIAL
Terminal surface TIN LEAD TIN SILVER COPPER
Terminal form BALL BALL
Terminal pitch 0.8 mm 0.8 mm
Terminal location BOTTOM BOTTOM
Maximum time at peak reflow temperature 30 NOT SPECIFIED
width 9 mm 9 mm
Base Number Matches 1 1
How to modify the HEX file of stm8
My HEX file does not meet the requirements and needs to be modified. How can I modify it? I only have the HEX file. I need it urgently....
9884680 stm32/stm8
Single chip microcomputer controls three 220V motors
I want to use a single-chip microcomputer to control three 220V motors or five motors. The general circuit design is to use a photocoupler plus a thyristor to achieve on and off or a relay. But the mo...
twd3621576 Analog electronics
Can't the 2530 board use a directly plugged 32M crystal?
I made the circuit board according to the information on the TI website. The previous development board used a surface mount device, and the board I made used a direct plug-in. As a result, I found th...
zxb1717 RF/Wirelessly
SEGA MD5 development kit
SEGA MD is a TV game console from a long time ago. I sorted it out some time ago and found a complete development package: 1) C, assembly development tools and libraries; 2) debugging tools (ICE-free ...
xiebinbnm Embedded System
Ask an expert: After the application layer is closed, winlogon occupies too much CPU.
A CAN card driver runs well during communication, but after the application layer program is closed, winlogon occupies too much CPU. Can an expert tell me what is the reason?...
tyrone3000 Embedded System
Question about the running speed of the simulator
Is the speed of running the simulation with the simulator slower than running it on the actual board?If so, how can I set it up to make it faster?I am using a 2812 board....
li139 Analogue and Mixed Signal

EEWorld
subscription
account

EEWorld
service
account

Automotive
development
circle

Robot
development
community

Index Files: 2045  609  2047  2359  2425  42  13  48  49  4 
Datasheet   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z
Room 1530, 15th Floor, Building B, No. 18 Zhongguancun Street, Haidian District, Beijing Telephone: (010) 82350740 Postal Code: 100190
Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved 京ICP证060456号 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号