EEWORLDEEWORLDEEWORLD

Part Number

Search

TC55VEM316AXBN

Description
TENTATIVE TOSHIBA MOS DIGITAL INTEGRATED CIRCUIT SILICON GATE CMOS
File Size190KB,14 Pages
ManufacturerToshiba Semiconductor
Websitehttp://toshiba-semicon-storage.com/
Download Datasheet Compare View All

TC55VEM316AXBN Overview

TENTATIVE TOSHIBA MOS DIGITAL INTEGRATED CIRCUIT SILICON GATE CMOS

TC55VEM316AXBN40,55
TENTATIVE
TOSHIBA MOS DIGITAL INTEGRATED CIRCUIT SILICON GATE CMOS
524,288-WORD BY 16-BIT FULL CMOS STATIC RAM
DESCRIPTION
The TC55VEM316AXBN is a 8,388,608-bit static random access memory (SRAM) organized as 524,288 words by
16 bits. Fabricated using Toshiba's CMOS Silicon gate process technology, this device operates from a single 2.3 to
3.6 V power supply. Advanced circuit technology provides both high speed and low power at an operating current of
3 mA/MHz and a minimum cycle time of 40 ns. It is automatically placed in low-power mode at 0.7
µA
standby
current (at V
DD
=
3 V, Ta
=
25°C, typical) when chip enable ( CE1 ) is asserted high or (CE2) is asserted low. There
are three control inputs. CE1 and CE2 are used to select the device and for data retention control, and output
enable ( OE ) provides fast memory access. Data byte control pin ( LB , UB ) provides lower and upper byte access.
This device is well suited to various microprocessor system applications where high speed, low power and battery
backup are required. And, with a guaranteed operating extreme temperature range of
−40°
to 85°C, the
TC55VEM316AXBN can be used in environments exhibiting extreme temperature conditions. The
TC55VEM316AXBN is available in a plastic 48-ball BGA.
FEATURES
Low-power dissipation
Operating: 9 mW/MHz (typical)
Single power supply voltage of 2.3 to 3.6 V
Power down features using CE1 and CE2
Data retention supply voltage of 1.5 to 3.6 V
Direct TTL compatibility for all inputs and outputs
Wide operating temperature range of
−40°
to 85°C
Standby Current (maximum):
3.6 V
3.0 V
10
µA
5
µA
Access Times:
TC55VEM316AXBN
40
Access Time
CE1
Access Time
55
55 ns
55 ns
55 ns
30 ns
40 ns
40 ns
40 ns
25 ns
CE2
OE
Access Time
Access Time
Package:
P-TFBGA48-0811-0.75BZ (Weight:
g typ)
PIN ASSIGNMENT
(TOP VIEW)
48 PIN BGA
1
A
B
LB
I/O9
2
OE
UB
PIN NAMES
3
A0
A3
A5
A17
OP
A14
A12
A9
4
A1
A4
A6
A7
A16
A15
A13
A10
5
A2
CE1
6
CE2
I/O1
I/O3
V
DD
V
SS
I/O7
I/O8
NC
A0~A18
CE1
, CE2
Address Inputs
Chip Enable
Read/Write Control
Output Enable
Data Byte Control
Data Inputs/Outputs
Power
Ground
No Connection
Option
R/W
OE
C I/O10 I/O11
D
E
V
SS
V
DD
I/O12
I/O13
I/O2
I/O4
I/O5
I/O6
R/W
A11
LB ,
UB
I/O1~I/O16
V
DD
GND
NC
OP*
F I/O15 I/O14
G I/O16
H
A18
NC
A8
*:
OP pin must be open or connected to GND.
2002-07-23
1/14

TC55VEM316AXBN Related Products

TC55VEM316AXBN TC55VEM316AXBN55 TC55VEM316AXBN40
Description TENTATIVE TOSHIBA MOS DIGITAL INTEGRATED CIRCUIT SILICON GATE CMOS TENTATIVE TOSHIBA MOS DIGITAL INTEGRATED CIRCUIT SILICON GATE CMOS TENTATIVE TOSHIBA MOS DIGITAL INTEGRATED CIRCUIT SILICON GATE CMOS
Is it Rohs certified? - incompatible incompatible
Maker - Toshiba Semiconductor Toshiba Semiconductor
Parts packaging code - BGA BGA
package instruction - TFBGA, BGA48,6X8,30 8 X 11 MM, 0.75 MM PITCH, PLASTIC, TFBGA-48
Contacts - 48 48
Reach Compliance Code - unknown unknown
Maximum access time - 70 ns 55 ns
JESD-30 code - R-PBGA-B48 R-PBGA-B48
length - 11 mm 11 mm
memory density - 8388608 bit 8388608 bit
Memory IC Type - STANDARD SRAM STANDARD SRAM
memory width - 16 16
Number of functions - 1 1
Number of terminals - 48 48
word count - 524288 words 524288 words
character code - 512000 512000
Operating mode - ASYNCHRONOUS ASYNCHRONOUS
Maximum operating temperature - 85 °C 85 °C
Minimum operating temperature - -40 °C -40 °C
organize - 512KX16 512KX16
Package body material - PLASTIC/EPOXY PLASTIC/EPOXY
encapsulated code - TFBGA TFBGA
Package shape - RECTANGULAR RECTANGULAR
Package form - GRID ARRAY, THIN PROFILE, FINE PITCH GRID ARRAY, THIN PROFILE, FINE PITCH
Parallel/Serial - PARALLEL PARALLEL
Peak Reflow Temperature (Celsius) - NOT SPECIFIED 240
Certification status - Not Qualified Not Qualified
Maximum seat height - 1.2 mm 1.2 mm
Maximum supply voltage (Vsup) - 3.6 V 3.6 V
Minimum supply voltage (Vsup) - 2.3 V 2.3 V
Nominal supply voltage (Vsup) - 3 V 3 V
surface mount - YES YES
technology - CMOS CMOS
Temperature level - INDUSTRIAL INDUSTRIAL
Terminal form - BALL BALL
Terminal pitch - 0.75 mm 0.75 mm
Terminal location - BOTTOM BOTTOM
Maximum time at peak reflow temperature - NOT SPECIFIED NOT SPECIFIED
width - 8 mm 8 mm
Base Number Matches - 1 1

Technical ResourceMore

EEWorld
subscription
account

EEWorld
service
account

Automotive
development
circle

Robot
development
community

Index Files: 2614  1030  1967  255  836  53  21  40  6  17 
Datasheet   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z
Room 1530, 15th Floor, Building B, No. 18 Zhongguancun Street, Haidian District, Beijing Telephone: (010) 82350740 Postal Code: 100190
Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved 京ICP证060456号 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号