EEWORLDEEWORLDEEWORLD

Part Number

Search

VSC8166

Description
2.488 gbit/sec 1:16 sonet/sdh demux with clock recovery
CategoryWireless rf/communication    Telecom circuit   
File Size164KB,16 Pages
ManufacturerVitesse Semiconductor Corporation
Websitehttp://www.vitesse.com/
Download Datasheet Parametric View All

VSC8166 Overview

2.488 gbit/sec 1:16 sonet/sdh demux with clock recovery

VSC8166 Parametric

Parameter NameAttribute value
Is it Rohs certified?incompatible
MakerVitesse Semiconductor Corporation
Parts packaging codeQFP
package instructionHFQFP, QFP128,.67X.93,20
Contacts128
Reach Compliance Codeunknown
appSONET;SDH
JESD-30 codeR-PQFP-G128
JESD-609 codee0
length20 mm
Number of functions1
Number of terminals128
Maximum operating temperature85 °C
Minimum operating temperature
Package body materialPLASTIC/EPOXY
encapsulated codeHFQFP
Encapsulate equivalent codeQFP128,.67X.93,20
Package shapeRECTANGULAR
Package formFLATPACK, HEAT SINK/SLUG, FINE PITCH
power supply3.3 V
Certification statusNot Qualified
Maximum seat height2.35 mm
Maximum slew rate0.66 mA
Nominal supply voltage3.3 V
surface mountYES
technologyGAAS
Telecom integrated circuit typesATM/SONET/SDH MUX/DEMUX
Temperature levelOTHER
Terminal surfaceTin/Lead (Sn/Pb)
Terminal formGULL WING
Terminal pitch0.5 mm
Terminal locationQUAD
width14 mm
VITESSE
SEMICONDUCTOR CORPORATION
Preliminary Datasheet
VSC8166
Features
• 2.488Gb/s 1:16 Demultiplexer
• Fully Integrated Clock and Data Recovery
• Single 3.3V Supply Operation
• Differential LVPECL Low Speed Interface
2.488 Gbit/sec
1:16 SONET/SDH Demux with Clock Recovery
• Maintains Clock Output in the Absence of
Data
• Loss of Lock, Loss of Signal Indicators
• 128 Pin 14x20x2 mm Enhanced PQFP Pkg.
• 2.3W Max Power Dissipation
General Description
The VSC8166 demultiplexes a 2.488Gbp/s LVPECL serial input datastream (DI+) to 16-bit wide, LVPECL
155Mb/s parallel data outputs (D0:D15+) for SONET/SDH applications. It has an integrated clock and data
recovery unit with an on-chip PLL that internally generates a 2.488GHz clock in phase with the incoming data.
Internal divider circuits are used to take the high-speed clock and generate 155.52MHz (CLK16O+) and
77.76MHz (CLK32O+) LVPECL external output clocks. The incoming data is retimed and demultiplexed to a
16-bit word which is clocked out of the demultiplexer by the 155.52MHz output clock.
Alarm functions support typical telecom system applications. A TTL Loss Of Lock (LOL) indicator can be
externally enabled (LOLEN) to detect when the device goes out of lock, which would most often occur in the
event of a loss of valid data. A TTL No-Reference (NOREF) output indicator flags when the LVPECL Clock
Reference (REFCLK) input to the VSC8166 either is removed, or goes severely out of tolerance. For Loss Of
Signal (LOS) conditions from an Optics Module, the VSC8166 provides a polarity (POL) input to accommo-
date any polarity differences.
Only a single 3.3V power supply is required for device operation and the device is packaged in a thermally
enhanced 128 Pin 14x20x2 mm PQFP Package.
VSC8166 Block DIagram
D0+
D0-
Output Register
1:16 DMUX
DI+
DI-
REFCLK+
REFCLK-
Data
Re-time
Clock
Recovery
Divide
by 16
D15+
D15-
CLK16O+
CLK16O-
POL
LOS
LOLEN
Divide
by 2
CLK32O+
CLK32O-
NOREF
LOL
1
0
G52252-0, Rev. 3.0
11/9/99
©
VITESSE
SEMICONDUCTOR CORPORATION
741 Calle Plano, Camarillo, CA 93012 • 805/388-3700 • FAX: 805/987-5896
Page 1

Technical ResourceMore

EEWorld
subscription
account

EEWorld
service
account

Automotive
development
circle

Robot
development
community

Index Files: 118  368  413  1022  1975  3  8  9  21  40 
Datasheet   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z
Room 1530, 15th Floor, Building B, No. 18 Zhongguancun Street, Haidian District, Beijing Telephone: (010) 82350740 Postal Code: 100190
Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved 京ICP证060456号 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号