EEWORLDEEWORLDEEWORLD

Part Number

Search

OR2C04A

Description
Field-Programmable Gate Arrays
File Size932KB,192 Pages
ManufacturerLattice
Websitehttp://www.latticesemi.com
Download Datasheet View All

OR2C04A Overview

Field-Programmable Gate Arrays

Data Sheet
January 2002
ORCA
®
Field-Programmable Ga
Features
High-performance, cost-effective, low-power
0.35 µm CMOS technology (OR2CxxA), 0.3 µm CMOS
technology (OR2TxxA), and 0.25 µm CMOS technology
(OR2TxxB), (four-input look-up table (LUT) delay less
than 1.0 ns with -8 speed grade)
High density (up to 43,200 usable, logic-only gates; or
99,400 gates including RAM)
Up to 480 user I/Os (OR2TxxA and OR2TxxB I/Os are
5 V tolerant to allow interconnection to both 3.3 V and
5 V devices, selectable on a per-pin basis)
Four 16-bit look-up tables and four latches/flip-flops per
PFU, nibble-oriented for implementing 4-, 8-, 16-, and/or
32-bit (or wider) bus structures
Eight 3-state buffers per PFU for on-chip bus structures
Fast, on-chip user SRAM has features to simplify RAM
design and increase RAM speed:
— Asynchronous single port: 64 bits/PFU
— Synchronous single port: 64 bits/PFU
— Synchronous dual port: 32 bits/PFU
Improved ability to combine PFUs to create larger RAM
structures using write-port enable and 3-state buffers
Fast, dense multipliers can be created with the multiplier
mode (4 x 1 multiplier/PFU):
— 8 x 8 multiplier requires only 16 PFUs
— 30% increase in speed
Flip-flop/latch options to allow programmable priority of
synchronous set/reset vs. clock enable
Enhanced cascadable nibble-wide data path
capabilities for adders, subtractors, counters, multipliers,
and comparators including internal fast-carry operation
Innovative, abundant, and hierarchical n
oriented routing resources that allow au
internal gates for all device densities wit
performance
Upward bit stream compatible with the
O
ATT2Txx series of devices
Pinout-compatible with new
ORCA
Serie
TTL or CMOS input levels programmabl
OR2CxxA (5 V) devices
Individually programmable drive capabil
12 mA sink/6 mA source or 6 mA sink/3
Built-in boundary scan (
IEEE
*1149.1 JT
3-state all I/O pins, (TS_ALL) testability
Multiple configuration options, including
count serial ROMs, and peripheral or JT
system programming (ISP)
Full PCI bus compliance for all devices
Supported by industry-standard CAE to
entry, synthesis, and simulation with
OR
Development System support (for back-
tion)
New, added features (OR2TxxB) have:
— More I/O per package than the OR2T
— No dedicated 5 V supply (V
DD
5)
— Faster configuration speed (40 MHz)
— Pin selectable I/O clamping diodes pr
PCI compliance and 5V tolerance
— Full PCI bus compliance in both 5V a
tems
*
IEEE
is a registered trademark of The Institut
Electronics Engineers, Inc.
Table 1
. ORCA
Series 2 FPGAs
Device
OR2C04A/OR2T04A
OR2C06A/OR2T06A
OR2C08A/OR2T08A
OR2C10A/OR2T10A
OR2C12A/OR2T12A
OR2C15A/OR2T15A/OR2T15B
OR2C26A/OR2T26A
OR2C40A/OR2T40A/OR2T40B
Usable
Gates*
4,800—11,000
6,900—15,900
9,400—21,600
12,300—28,300
15,600—35,800
19,200—44,200
27,600—63,600
43,200—99,400
# LUTs
400
576
784
1024
1296
1600
2304
3600
Registers
400
576
724
1024
1296
1600
2304
3600
Max User
RAM Bits
6,400
9,216
12,544
16,384
20,736
25,600
36,864
57,600
User
I/Os
160
192
224
256
288
320
384
480
* The first number in the usable gates column assumes 48 gates per PFU (12 gates per four-input LUT/FF pair) for logic
second number assumes 30% of a design is RAM. PFUs used as RAM are counted at four gates per bit, with each P
implementing a 16 x 4 RAM (or 256 gates) per PFU.
The principle of using MOSFET tube to achieve soft start! ! ! ! I don't quite understand
The following figure is a partial schematic diagram of the 12V power supply soft start. I am a novice and don’t understand how the principle is implemented. Please help me~ What is the function of D19...
hgy10086 Power technology
When is the AD sampling result register of F28027 cleared?
When is the AD sampling result register of F28027 cleared? For example, after I read the AD sampling result register, will the system automatically clear it to zero? If it is not cleared to zero, will...
aoxiaoche918 Microcontroller MCU
What exactly is modular programming?
How should the c file, h and h files be combined? I found that I can only write c or h, but not combine them together. Can anyone explain it clearly?...
数码小叶 Microcontroller MCU
Wince PDA and PC data transfer problem!
On the PDA side: BOOL CTest1evcDlg::ProcessCOMMNotification (UINT wParam,long lParam) { if(!m_bConnected) return FALSE; //Judge whether the received message is a read buffer if((EV_RXCHAR&wParam)!=EV_...
akumax Embedded System
MSP430F149 internal AD interrupt nesting problem
The internal AD interrupts of MSP430F149 are nested. The total interrupt is turned on in the interrupt program, causing the interrupt overflow and the program to run away. How can you solve this probl...
饮冰21 Microcontroller MCU
Pulse fast charging design for lead-acid batteries in electric vehicles
Abstract: The principle of fast charging is explained. In view of the various problems that occur during the battery charging process, a pulse fast charging scheme with graded constant current is adop...
frozenviolet Automotive Electronics

EEWorld
subscription
account

EEWorld
service
account

Automotive
development
circle

Robot
development
community

Index Files: 1266  1049  1324  2677  1620  26  22  27  54  33 
Datasheet   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z
Room 1530, 15th Floor, Building B, No. 18 Zhongguancun Street, Haidian District, Beijing Telephone: (010) 82350740 Postal Code: 100190
Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved 京ICP证060456号 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号