EEWORLDEEWORLDEEWORLD

Part Number

Search

74AHC595PW112

Description
Counter Shift Registers 8-BIT SHIFT REG
Categorysemiconductor    logic   
File Size839KB,22 Pages
ManufacturerNXP
Websitehttps://www.nxp.com
Download Datasheet Parametric Compare View All

74AHC595PW112 Online Shopping

Suppliers Part Number Price MOQ In stock  
74AHC595PW112 - - View Buy Now

74AHC595PW112 Overview

Counter Shift Registers 8-BIT SHIFT REG

74AHC595PW112 Parametric

Parameter NameAttribute value
Product CategoryCounter Shift Registers
ManufacturerNXP
RoHSDetails
Counting SequenceSerial to Serial/Parallel
Number of Circuits1
Number of Bits8 bit
Package / CaseSOT-403
Logic FamilyAHC
Logic TypeCMOS
Number of Input Lines1
Output Type3-State
Propagation Delay Time4 ns
Supply Voltage - Max5 V
Minimum Operating Temperature- 40 C
Maximum Operating Temperature+ 125 C
PackagingTube
FunctionShift Register
Mounting StyleSMD/SMT
Number of Output Lines9
Factory Pack Quantity2400
Supply Voltage - Min2 V
Width4.5 mm
74AHC595; 74AHCT595
8-bit serial-in/serial-out or parallel-out shift register with
output latches
Rev. 5 — 4 July 2012
Product data sheet
1. General description
The 74AHC595; 74AHCT595 are high-speed Si-gate CMOS devices and are pin
compatible with Low-power Schottky TTL (LSTTL). They are specified in compliance with
JEDEC standard No. 7A.
The 74AHC595; 74AHCT595 are 8-stage serial shift registers with a storage register and
3-state outputs. The registers have separate clocks.
Data is shifted on the positive-going transitions of the shift register clock input (SHCP).
The data in each register is transferred to the storage register on a positive-going
transition of the storage register clock input (STCP). If both clocks are connected together,
the shift register will always be one clock pulse ahead of the storage register.
The shift register has a serial input (DS) and a serial standard output (Q7S) for cascading.
It is also provided with asynchronous reset (active LOW) for all 8 shift register stages. The
storage register has 8 parallel 3-state bus driver outputs. Data in the storage register
appears at the output whenever the output enable input (OE) is LOW.
2. Features and benefits
Balanced propagation delays
All inputs have Schmitt-trigger action
Inputs accept voltages higher than V
CC
Input levels:
The 74AHC595 operates with CMOS input levels
The 74AHCT595 operates with TTL input levels
ESD protection:
HBM JESD22-A114F exceeds 2000 V
MM JESD22-A115-A exceeds 200 V
CDM JESD22-C101E exceeds 1000 V
Multiple package options
Specified from
40 C
to +85
C
and from
40 C
to +125
C
3. Applications
Serial-to-parallel data conversion
Remote control holding register

74AHC595PW112 Related Products

74AHC595PW112 74AHCT595BQ115
Description Counter Shift Registers 8-BIT SHIFT REG
Product Category Counter Shift Registers Counter Shift Registers
Manufacturer NXP NXP
RoHS Details Details
Packaging Tube Reel
Factory Pack Quantity 2400 3000

Technical ResourceMore

EEWorld
subscription
account

EEWorld
service
account

Automotive
development
circle

Robot
development
community

Index Files: 1546  2024  1946  400  105  32  41  40  9  3 
Datasheet   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z
Room 1530, 15th Floor, Building B, No. 18 Zhongguancun Street, Haidian District, Beijing Telephone: (010) 82350740 Postal Code: 100190
Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved 京ICP证060456号 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号