EEWORLDEEWORLDEEWORLD

Part Number

Search

8N4QV01KG-101LCDI8

Description
Programmable Oscillators PROGRAMMABLE 5X7 OSCILLATOR
CategoryPassive components   
File Size329KB,20 Pages
ManufacturerIDT (Integrated Device Technology, Inc.)
Websitehttp://www.idt.com/
Download Datasheet Parametric View All

8N4QV01KG-101LCDI8 Online Shopping

Suppliers Part Number Price MOQ In stock  
8N4QV01KG-101LCDI8 - - View Buy Now

8N4QV01KG-101LCDI8 Overview

Programmable Oscillators PROGRAMMABLE 5X7 OSCILLATOR

8N4QV01KG-101LCDI8 Parametric

Parameter NameAttribute value
Product CategoryProgrammable Oscillators
ManufacturerIDT (Integrated Device Technology, Inc.)
RoHSNo
ProductVCXO
Package / Case7 mm x 5 mm x 1.55 mm
Length7 mm
Width5 mm
PackagingCut Tape
PackagingReel
Factory Pack Quantity1000
Unit Weight0.006562 oz
Quad-Frequency Programmable
VCXO
General Description
The IDT8N4QV01 is a Quad-Frequency Programmable VCXO with
very flexible frequency and pull-range programming capabilities. The
device uses IDT’s fourth generation FemtoClock® NG technology for
an optimum of high clock frequency and low phase noise
performance. The device accepts 2.5V or 3.3V supply and is
packaged in a small, lead-free (RoHS 6) 10-lead ceramic 5mm x
7mm x 1.55mm package.
Besides the 4 default power-up frequencies set by the FSEL0 and
FSEL1 pins, the IDT8N4QV01 can be programmed via the I
2
C
interface to any output clock frequency between 15.476MHz to
866.67MHz and from 975MHz to 1,300MHz to a very high degree of
precision with a frequency step size of 435.9Hz ÷N (N is the PLL
output divider). Since the FSEL0 and FSEL1 pins are mapped to 4
independent PLL, P, M and N divider registers (P, MINT, MFRAC and
N), reprogramming those registers to other frequencies under
control of FSEL0 and FSEL1 is supported. The extended
temperature range supports wireless infrastructure, tele-
communication and networking end equipment requirements.
IDT8N4QV01 REV G
DATASHEET
Features
Fourth generation FemtoClock® NG technology
Programmable clock output frequency from 15.476MHz to
866.67MHz and from 975MHz to 1,300MHz
Four power-up default frequencies (see part number order codes),
re-programmable by I
2
C
I
2
C programming interface for the output clock frequency, APR
and internal PLL control registers
Frequency programming resolution is 435.9Hz ÷N
Absolute pull-range (APR) programmable from ±4.5ppm to
±754.5ppm
One 2.5V or 3.3V LVDS differential clock output
Two control inputs for the power-up default frequency
LVCMOS/LVTTL compatible control inputs
RMS phase jitter @ 156.25MHz (12kHz - 20MHz): 0.494ps
(typical)
RMS phase jitter @ 156.25MHz (1kHz - 40MHz): 0.594ps (typical)
2.5V or 3.3V supply voltage modes
-40°C to 85°C ambient operating temperature
Lead-free (RoHS 6) packaging
Block Diagram
OSC
114.285 MHz
÷MINT,
MFRAC
2
VC
FSEL1
FSEL0
SCLK
SDATA
OE
Pulldown
Pulldown
Pullup
Pullup
Pullup
Pin Assignment
÷P
PFD
&
LPF
FemtoClock
®
NG
VCO
1950-2600MHz
÷N
Q
nQ
VC 1
OE 2
GND 3
FSEL0 4
FSEL1 5
10 SCLK
9 SDATA
8 V
DD
7 nQ
6 Q
A/D
7
25
Configuration Register (ROM)
(Frequency, APR, Polarity)
I
2
C Control
7
IDT8N4QV01 REV G DATA SHEET
10-lead ceramic 5mm x 7mm x 1.55mm
package body
CD Package
Top View
IDT8N4QV01GCD REVISION A MARCH 11, 2014
1
©2014 Integrated Device Technology, Inc.
DSP2833x debugging experience
[p=16, null, left][font=Arial, Helvetica, sans-serif, 宋体][size=14px][color=#a0522d]1. [/color][/size][/font][/p][p=16, null, left][font=Arial, Helvetica, sans-serif, 宋体][size=14px][color=#a0522d](1) T...
Aguilera DSP and ARM Processors
MCU Interview
Recently, I have been looking at the microcontroller interview questions of major companies on the Internet. I always feel that there are no questions that are close to actual combat. Either the quest...
huaihebian MCU
Defense line composition of security monitoring system
The security monitoring system is generally composed of the following five lines of defense: The first line of security defense: It is composed of a perimeter defense alarm system to prevent illegal i...
intebank Industrial Control Electronics
"Playing with the board" + ADC experiment based on STM32F030Disco
After several days of repeated tests, the ADC experiment based on the STM32F030Disco core board was finally basically successful. Why do I say basically successful? Because I opened four channels (1~4...
hujj Special Edition for Assessment Centres
Please help, experts, how can WinCE6.0 load the contents of a .bin file of type NandImage located in the BinFS file system?
I am currently working on BinFS+Multi-bin, the purpose is to speed up the startup of WINCE6.0 and reduce memory usage. The core things are placed in XIPKERNEL.bin, which is RAMIMAGE, and other things ...
kuandeng Embedded System
[Help] Design scheme for combustible gas detection based on msp430
[Help] Design scheme for combustible gas detection based on msp430Help>>>>>>>>>>>>>>...
yuezhiguang.4 Microcontroller MCU

EEWorld
subscription
account

EEWorld
service
account

Automotive
development
circle

Robot
development
community

Index Files: 2501  952  2525  2164  860  51  20  44  18  19 
Datasheet   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z
Room 1530, 15th Floor, Building B, No. 18 Zhongguancun Street, Haidian District, Beijing Telephone: (010) 82350740 Postal Code: 100190
Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved 京ICP证060456号 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号