EEWORLDEEWORLDEEWORLD

Part Number

Search

NAND256R3A0AV6

Description
32M X 16 FLASH 3V PROM, 35 ns, PDSO48
Categorystorage    storage   
File Size398KB,56 Pages
ManufacturerSTMicroelectronics
Websitehttp://www.st.com/
Download Datasheet Parametric View All

NAND256R3A0AV6 Overview

32M X 16 FLASH 3V PROM, 35 ns, PDSO48

NAND256R3A0AV6 Parametric

Parameter NameAttribute value
Is it Rohs certified?incompatible
MakerSTMicroelectronics
Parts packaging codeSOIC
package instructionVSSOP, TSSOP48,.71,20
Contacts48
Reach Compliance Code_compli
ECCN code3A991.B.1.A
Maximum access time35 ns
command user interfaceYES
Data pollingNO
JESD-30 codeR-PDSO-G48
JESD-609 codee0
length15.4 mm
memory density268435456 bi
Memory IC TypeFLASH
memory width8
Number of functions1
Number of departments/size2K
Number of terminals48
word count33554432 words
character code32000000
Operating modeASYNCHRONOUS
Maximum operating temperature85 °C
Minimum operating temperature-40 °C
organize32MX8
Package body materialPLASTIC/EPOXY
encapsulated codeVSSOP
Encapsulate equivalent codeTSSOP48,.71,20
Package shapeRECTANGULAR
Package formSMALL OUTLINE, VERY THIN PROFILE, SHRINK PITCH
page size512 words
Parallel/SerialPARALLEL
Peak Reflow Temperature (Celsius)NOT SPECIFIED
power supply1.8 V
Programming voltage1.8 V
Certification statusNot Qualified
ready/busyYES
Maximum seat height0.65 mm
Department size16K
Maximum standby current0.00005 A
Maximum slew rate0.015 mA
Maximum supply voltage (Vsup)1.95 V
Minimum supply voltage (Vsup)1.7 V
Nominal supply voltage (Vsup)1.8 V
surface mountYES
technologyCMOS
Temperature levelINDUSTRIAL
Terminal surfaceTin/Lead (Sn/Pb)
Terminal formGULL WING
Terminal pitch0.5 mm
Terminal locationDUAL
Maximum time at peak reflow temperatureNOT SPECIFIED
switch bitNO
typeSLC NAND TYPE
width12 mm
NAND128-A, NAND256-A
NAND512-A, NAND01G-A
128 Mbit, 256 Mbit, 512 Mbit, 1 Gbit (x8/x16)
528 Byte/264 Word Page, 1.8V/3V, NAND Flash Memories
PRELIMINARY DATA
FEATURES SUMMARY
HIGH DENSITY NAND FLASH MEMORIES
– Up to 1 Gbit memory array
– Up to 32 Mbit spare area
– Cost effective solutions for mass storage
applications
NAND INTERFACE
– x8 or x16 bus width
– Multiplexed Address/ Data
– Pinout compatibility for all densities
SUPPLY VOLTAGE
– 1.8V device: V
DD
= 1.7 to 1.95V
– 3.0V device: V
DD
= 2.7 to 3.6V
PAGE SIZE
– x8 device: (512 + 16 spare) Bytes
– x16 device: (256 + 8 spare) Words
BLOCK SIZE
– x8 device: (16K + 512 spare) Bytes
– x16 device: (8K + 256 spare) Words
PAGE READ / PROGRAM
– Random access: 12µs (max)
– Sequential access: 50ns (min)
– Page program time: 200µs (typ)
COPY BACK PROGRAM MODE
– Fast page copy without external buffering
FAST BLOCK ERASE
– Block erase time: 2ms (Typ)
STATUS REGISTER
ELECTRONIC SIGNATURE
CHIP ENABLE ‘DON’T CARE’ OPTION
– Simple interface with microcontroller
AUTOMATIC PAGE 0 READ AT POWER-UP
OPTION
– Boot from NAND support
– Automatic Memory Download
SERIAL NUMBER OPTION
Figure 1. Packages
TSOP48 12 x 20mm
WSOP48 12 x 17 x 0.65mm
FBGA
VFBGA55 8 x 10 x 1mm
TFBGA55 8 x 10 x 1.2mm
VFBGA63 8.5 x 15 x 1mm
TFBGA63 8.5 x 15 x 1.2mm
HARDWARE DATA PROTECTION
– Program/Erase locked during Power
transitions
DATA INTEGRITY
– 100,000 Program/Erase cycles
– 10 years Data Retention
DEVELOPMENT TOOLS
– Error Correction Code software and
hardware models
– Bad Blocks Management and Wear
Leveling algorithms
– PC Demo board with simulation software
– File System OS Native reference software
– Hardware simulation models
July 2004
1/56
This is preliminary information on a new product now in development or undergoing evaluation. Details are subject to change without notice.
Question about PXSEL register
I have read some information, but I am still not very clear about when and how to use the PXSEL register function selection register. Could you please explain it to me?...
yefei Microcontroller MCU
Implementation of first-order low-pass digital filtering on TI DSP
[size=3]The differential equation of the ordinary hardware RC low-pass filter is expressed as a difference equation, and a software algorithm can be used to simulate the function of the hardware filte...
Aguilera DSP and ARM Processors
Zstack learning experience: the principle of ZSTACK multicast
Multicast is actually a type of broadcast, using the broadcast address 0xFFFD. If the receiver adds the corresponding group, it will filter out the data and forward it to the application code. Since n...
kata RF/Wirelessly
Electrical Measurement and Electrical Measuring Instruments--A Very Basic and Practical Book
Preface Chapter 1 Fundamentals of Electrical Measurement Technology Section 1 Definition and Classification of Measurement Section 2 Measurement Error Section 3 Classification of Electrical Measuring ...
A_P Test/Measurement
NRF2401 transceiver program
[i=s] This post was last edited by paulhyde on 2014-9-15 03:34 [/i] NRF2401 transceiver program is sold for a token of appreciation!~!~!...
ou513 Electronics Design Contest
【Signal Processing】:Design and implementation of real-time video processing platform based on DSP and FPGA
Based on high-speed digital signal processor (DSP) and large-scale field programmable gate array (FPGA), a miniaturized, low-power real-time video acquisition, processing and display platform has been...
liuceone FPGA/CPLD

EEWorld
subscription
account

EEWorld
service
account

Automotive
development
circle

Robot
development
community

Index Files: 2441  2152  180  1848  549  50  44  4  38  12 
Datasheet   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z
Room 1530, 15th Floor, Building B, No. 18 Zhongguancun Street, Haidian District, Beijing Telephone: (010) 82350740 Postal Code: 100190
Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved 京ICP证060456号 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号