EEWORLDEEWORLDEEWORLD

Part Number

Search

5962-8688001QA

Description
1 CHANNEL(S), 100Kbps, SERIAL COMM CONTROLLER, CDIP40, CERAMIC, DIP-40
CategoryThe embedded processor and controller    Microcontrollers and processors   
File Size494KB,18 Pages
ManufacturerRenesas Electronics Corporation
Websitehttps://www.renesas.com/
Download Datasheet Parametric Compare View All

5962-8688001QA Online Shopping

Suppliers Part Number Price MOQ In stock  
5962-8688001QA - - View Buy Now

5962-8688001QA Overview

1 CHANNEL(S), 100Kbps, SERIAL COMM CONTROLLER, CDIP40, CERAMIC, DIP-40

5962-8688001QA Parametric

Parameter NameAttribute value
Is it lead-free?Contains lead
Is it Rohs certified?incompatible
Parts packaging codeDIP
package instructionDIP,
Contacts40
Reach Compliance Codenot_compliant
ECCN codeEAR99
Factory Lead Time19 weeks
Address bus width
boundary scanNO
maximum clock frequency1 MHz
Data encoding/decoding methodsNRZ
Maximum data transfer rate0.01220703125 MBps
External data bus width16
JESD-30 codeR-GDIP-T40
JESD-609 codee0
low power modeYES
Number of serial I/Os1
Number of terminals40
Maximum operating temperature125 °C
Minimum operating temperature-55 °C
Package body materialCERAMIC, GLASS-SEALED
encapsulated codeDIP
Package shapeRECTANGULAR
Package formIN-LINE
Peak Reflow Temperature (Celsius)NOT APPLICABLE
Certification statusNot Qualified
Filter levelMIL-STD-883
Maximum seat height5.72 mm
Maximum supply voltage5.25 V
Minimum supply voltage4.75 V
Nominal supply voltage5 V
surface mountNO
technologyCMOS
Temperature levelMILITARY
Terminal surfaceTin/Lead (Sn/Pb) - hot dipped
Terminal formTHROUGH-HOLE
Terminal pitch2.54 mm
Terminal locationDUAL
Maximum time at peak reflow temperatureNOT APPLICABLE
width15.24 mm
uPs/uCs/peripheral integrated circuit typeSERIAL IO/COMMUNICATION CONTROLLER, SERIAL
Base Number Matches1
DATASHEET
HS-3282
CMOS ARINC Bus Interface Circuit
FN2964
Rev.2.01
Feb 28, 2020
Description
The HS-3282 is a high performance CMOS bus interface
circuit that is intended to meet the requirements of ARINC
Specification 429, and similar encoded, time multiplexed
serial data protocols. This device is intended to be used with
the HS-3182, a monolithic Dl bipolar differential line driver
designed to meet the specifications of ARINC 429. The
ARINC 429 bus interface circuit consists of two (2) receivers
and a transmitter operating independently as shown in
Figure 1. The two receivers operate at a frequency that is
ten (10) times the receiver data rate, which can be the same
or different from the transmitter data rate. Although the two
receivers operate at the same frequency, they are
functionally independent and each receives serial data asyn-
chronously. The transmitter section of the ARINC bus
interface circuit consists mainly of a First-In First-Out (FIFO)
memory and timing circuit. The FIFO memory is used to hold
up to eight (8) ARINC data words for transmission serially.
The timing circuit is used to correctly separate each ARINC
word as required by ARINC Specification 429. Even though
ARINC Specification 429 specifies a 32-bit word, including
parity, the HS-3282 can be programmed to also operate with
a word length of 25 bits. The incoming receiver data word
parity is checked, and a parity status is stored in the receiver
latch and output on Pin BD08 during the 1st word. [A logic
“0” indicates that an odd number of logic “1” s were received
and stored; a logic “1” indicates that an even number of logic
“1”s were received and stored]. In the transmitter the parity
generator will generate either odd or even parity depending
upon the status of PARCK control signal. A logic “0” on BD12
will cause odd parity to be used in the output data stream.
Versatility is provided in both the transmitter and receiver by
the external clock input which allows the bus interface circuit
to operate at data rates from 0 to 100 kilobits. The external
clock must be ten (10) times the data rate to insure no data
ambiguity.
The ARINC bus interface circuit is fully guaranteed to
support the data rates of ARINC specification 429 over both
the voltage (5%) and full military temperature range. It
interfaces with UL, CMOS or NMOS support circuitry, and
uses the standard 5-volt V
CC
supply.
Features
• ARlNC Specification 429 Compatible
• Data Rates of 100 Kilobits or 12.5 Kilobits
• Separate Receiver and Transmitter Section
• Dual and Independent Receivers, Connecting Directly
to ARINC Bus
• Serial to Parallel Receiver Data Conversion
• Parallel to Serial Transmitter Data Conversion
• Word Lengths of 25 or 32 Bits
• Parity Status of Received Data
• Generate Parity of Transmitter Data
• Automatic Word Gap Timer
• Single 5V Supply
• Low Power Dissipation
• Full Military Temperature Range
• REFERENCE AN400
Related Literature
For a full list of related documents, visit our website:
HS-3282
device page
FN2964 Rev.2.01
Feb 28, 2020
Page 1 of 18

5962-8688001QA Related Products

5962-8688001QA HS4-3282-8 HS1-3282-8
Description 1 CHANNEL(S), 100Kbps, SERIAL COMM CONTROLLER, CDIP40, CERAMIC, DIP-40 1 CHANNEL(S), 100Kbps, SERIAL COMM CONTROLLER, CQCC44, CERAMIC, LCC-44 1 CHANNEL(S), 100Kbps, SERIAL COMM CONTROLLER, CDIP40, CERDIP-40
Is it lead-free? Contains lead Contains lead Contains lead
Is it Rohs certified? incompatible incompatible incompatible
Parts packaging code DIP LCC DIP
package instruction DIP, QCCN, DIP,
Contacts 40 44 40
Reach Compliance Code not_compliant not_compliant not_compliant
ECCN code EAR99 EAR99 EAR99
Factory Lead Time 19 weeks 21 weeks 19 weeks
boundary scan NO NO NO
maximum clock frequency 1 MHz 1 MHz 1 MHz
Data encoding/decoding methods NRZ NRZ NRZ
Maximum data transfer rate 0.01220703125 MBps 0.01220703125 MBps 0.01220703125 MBps
External data bus width 16 16 16
JESD-30 code R-GDIP-T40 S-CQCC-N44 R-GDIP-T40
JESD-609 code e0 e0 e0
low power mode YES YES YES
Number of serial I/Os 1 1 1
Number of terminals 40 44 40
Maximum operating temperature 125 °C 125 °C 125 °C
Minimum operating temperature -55 °C -55 °C -55 °C
Package body material CERAMIC, GLASS-SEALED CERAMIC, METAL-SEALED COFIRED CERAMIC, GLASS-SEALED
encapsulated code DIP QCCN DIP
Package shape RECTANGULAR SQUARE RECTANGULAR
Package form IN-LINE CHIP CARRIER IN-LINE
Peak Reflow Temperature (Celsius) NOT APPLICABLE NOT SPECIFIED NOT APPLICABLE
Certification status Not Qualified Not Qualified Not Qualified
Maximum seat height 5.72 mm 3.05 mm 5.72 mm
Maximum supply voltage 5.25 V 5.25 V 5.25 V
Minimum supply voltage 4.75 V 4.75 V 4.75 V
Nominal supply voltage 5 V 5 V 5 V
surface mount NO YES NO
technology CMOS CMOS CMOS
Temperature level MILITARY MILITARY MILITARY
Terminal surface Tin/Lead (Sn/Pb) - hot dipped Tin/Lead (Sn/Pb) Tin/Lead (Sn/Pb)
Terminal form THROUGH-HOLE NO LEAD THROUGH-HOLE
Terminal pitch 2.54 mm 1.27 mm 2.54 mm
Terminal location DUAL QUAD DUAL
Maximum time at peak reflow temperature NOT APPLICABLE NOT SPECIFIED NOT APPLICABLE
width 15.24 mm 16.535 mm 15.24 mm
uPs/uCs/peripheral integrated circuit type SERIAL IO/COMMUNICATION CONTROLLER, SERIAL SERIAL IO/COMMUNICATION CONTROLLER, SERIAL SERIAL IO/COMMUNICATION CONTROLLER, SERIAL
Maker - Renesas Electronics Corporation Renesas Electronics Corporation

Technical ResourceMore

EEWorld
subscription
account

EEWorld
service
account

Automotive
development
circle

Robot
development
community

Index Files: 1283  2873  1264  1072  352  26  58  22  8  42 
Datasheet   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z
Room 1530, 15th Floor, Building B, No. 18 Zhongguancun Street, Haidian District, Beijing Telephone: (010) 82350740 Postal Code: 100190
Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved 京ICP证060456号 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号