EEWORLDEEWORLDEEWORLD

Part Number

Search

DS1100LZ-175

Description
Delay Lines / Timing Elements 3V 5-Tap Delay Line
Categorylogic    logic   
File Size332KB,7 Pages
ManufacturerMaxim
Websitehttps://www.maximintegrated.com/en.html
Download Datasheet Parametric View All

DS1100LZ-175 Online Shopping

Suppliers Part Number Price MOQ In stock  
DS1100LZ-175 - - View Buy Now

DS1100LZ-175 Overview

Delay Lines / Timing Elements 3V 5-Tap Delay Line

DS1100LZ-175 Parametric

Parameter NameAttribute value
Is it lead-free?Contains lead
Is it Rohs certified?incompatible
MakerMaxim
Parts packaging codeSOIC
package instruction0.150 INCH, SOP-8
Contacts8
Reach Compliance Codenot_compliant
ECCN codeEAR99
series1100
JESD-30 codeR-PDSO-G8
JESD-609 codee0
length4.9 mm
Logic integrated circuit typeSILICON DELAY LINE
Humidity sensitivity level1
Number of functions1
Number of taps/steps5
Number of terminals8
Maximum operating temperature85 °C
Minimum operating temperature-40 °C
Output impedance nominal value (Z0)50 Ω
Output polarityTRUE
Package body materialPLASTIC/EPOXY
encapsulated codeSOP
Encapsulate equivalent codeSOP8,.25
Package shapeRECTANGULAR
Package formSMALL OUTLINE
Peak Reflow Temperature (Celsius)245
power supply3.3 V
Maximum supply current (ICC)10 mA
programmable delay lineNO
Prop。Delay @ Nom-Sup175 ns
Certification statusNot Qualified
Maximum seat height1.75 mm
Maximum supply voltage (Vsup)3.6 V
Minimum supply voltage (Vsup)3 V
Nominal supply voltage (Vsup)3.3 V
surface mountYES
technologyCMOS
Temperature levelINDUSTRIAL
Terminal surfaceTin/Lead (Sn/Pb)
Terminal formGULL WING
Terminal pitch1.27 mm
Terminal locationDUAL
Maximum time at peak reflow temperatureNOT SPECIFIED
Total delay nominal (td)175 ns
width3.9 mm
Base Number Matches1
DS1100L
3.3V 5-Tap Economy Timing Element (Delay Line)
The DS1100L is a 3.3V version of the DS1100. It
is characterized for operation over the range 3.0V
to 3.6V. The DS1100L series delay lines have
five equally spaced taps providing delays from
4ns to 500ns. These devices are offered in
surface-mount packages to save PCB area. Low
cost and superior reliability over hybrid
technology is achieved by the combination of a
100% silicon delay line and industry-standard
µMAX
®
and SO packaging. The DS1100L 5-tap
silicon delay line reproduces the input-logic state
at the output after a fixed delay as specified by
the extension of the part number after the dash.
The DS1100L is designed to reproduce both
leading and trailing edges with equal precision.
Each tap is capable of driving up to 10 74LS
loads.
Maxim Integrated can customize standard
products to meet special needs.
GENERAL DESCRIPTION
FEATURES
All-Silicon Timing Circuit
Five Taps Equally Spaced
Delays are Stable and Precise
Both Leading- and Trailing-Edge Accuracy
3.3V Version of the DS1100
Low-Power CMOS
TTL-/CMOS-Compatible
Vapor-Phase and IR Solderable
Custom Delays Available
Fast-Turn Prototypes
Delays Specified Over Both Commercial and
Industrial Temperature Ranges
PIN ASSIGNMENT
IN
1
8
V
CC
TAP 2
2
DS1100L
7
TAP 1
TAP 4
3
6
TAP 3
µ
MAX is a registered trademark of Maxim Integrated Products, Inc.
GND
4
5
TAP 5
DS1100LZ SO (150mils)
DS1100LU µMAX
PIN DESCRIPTION
TAP 1 to TAP 5
V
CC
GND
IN
- TAP Output Number
- +3.3V
- Ground
- Input
19-5736; Rev 7/15
1 of 7

Technical ResourceMore

EEWorld
subscription
account

EEWorld
service
account

Automotive
development
circle

Robot
development
community

Index Files: 2207  753  787  2885  1896  45  16  59  39  30 
Datasheet   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z
Room 1530, 15th Floor, Building B, No. 18 Zhongguancun Street, Haidian District, Beijing Telephone: (010) 82350740 Postal Code: 100190
Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved 京ICP证060456号 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号