EEWORLDEEWORLDEEWORLD

Part Number

Search

LC4256V-5FN256BC

Description
CPLD - Complex Programmable Logic Devices PROGRAMMABLE SUPER FAST HI DENSITY PLD
CategoryProgrammable logic devices    Programmable logic   
File Size464KB,99 Pages
ManufacturerLattice
Websitehttp://www.latticesemi.com
Environmental Compliance
Download Datasheet Parametric Compare View All

LC4256V-5FN256BC Online Shopping

Suppliers Part Number Price MOQ In stock  
LC4256V-5FN256BC - - View Buy Now

LC4256V-5FN256BC Overview

CPLD - Complex Programmable Logic Devices PROGRAMMABLE SUPER FAST HI DENSITY PLD

LC4256V-5FN256BC Parametric

Parameter NameAttribute value
Is it Rohs certified?conform to
MakerLattice
Parts packaging codeBGA
package instructionFPBGA-256
Contacts256
Reach Compliance Codenot_compliant
ECCN codeEAR99
Is SamacsysN
Other featuresYES
maximum clock frequency156 MHz
In-system programmableYES
JESD-30 codeS-PBGA-B256
JESD-609 codee1
JTAG BSTYES
length17 mm
Humidity sensitivity level3
Dedicated input times4
Number of I/O lines160
Number of macro cells256
Number of terminals256
organize4 DEDICATED INPUTS, 160 I/O
Output functionMACROCELL
Package body materialPLASTIC/EPOXY
encapsulated codeBGA
Encapsulate equivalent codeBGA256,16X16,40
Package shapeSQUARE
Package formGRID ARRAY
Peak Reflow Temperature (Celsius)250
power supply3.3 V
Programmable logic typeEE PLD
propagation delay5 ns
Certification statusNot Qualified
Maximum seat height2.1 mm
Maximum supply voltage3.6 V
Minimum supply voltage3 V
Nominal supply voltage3.3 V
surface mountYES
technologyCMOS
Terminal surfaceTin/Silver/Copper (Sn/Ag/Cu)
Terminal formBALL
Terminal pitch1 mm
Terminal locationBOTTOM
Maximum time at peak reflow temperature40
width17 mm
Base Number Matches1
ispMACH 4000V/B/C/Z Family
®
3.3V/2.5V/1.8V In-System Programmable
SuperFAST
TM
High Density PLDs
May 2009
Data Sheet DS1020
Features
High Performance
f
MAX
= 400MHz maximum operating frequency
t
PD
= 2.5ns propagation delay
Up to four global clock pins with programmable
clock polarity control
• Up to 80 PTs per output
Broad Device Offering
• Multiple temperature range support
– Commercial: 0 to 90°C junction (T
j
)
– Industrial: -40 to 105°C junction (T
j
)
– Extended: -40 to 130°C junction (T
j
)
• For AEC-Q100 compliant devices, refer to
LA-ispMACH 4000V/Z Automotive Data Sheet
Ease of Design
• Enhanced macrocells with individual clock,
reset, preset and clock enable controls
• Up to four global OE controls
• Individual local OE control per I/O pin
• Excellent First-Time-Fit
TM
and refit
• Fast path, SpeedLocking
TM
Path, and wide-PT
path
• Wide input gating (36 input logic blocks) for fast
counters, state machines and address decoders
Easy System Integration
• Superior solution for power sensitive consumer
applications
• Operation with 3.3V, 2.5V or 1.8V LVCMOS I/O
• Operation with 3.3V (4000V), 2.5V (4000B) or
1.8V (4000C/Z) supplies
• 5V tolerant I/O for LVCMOS 3.3, LVTTL, and PCI
interfaces
• Hot-socketing
• Open-drain capability
• Input pull-up, pull-down or bus-keeper
• Programmable output slew rate
• 3.3V PCI compatible
• IEEE 1149.1 boundary scan testable
• 3.3V/2.5V/1.8V In-System Programmable
(ISP™) using IEEE 1532 compliant interface
• I/O pins with fast setup path
• Lead-free package options
Zero Power (ispMACH 4000Z) and Low
Power (ispMACH 4000V/B/C)
Typical static current 10µA (4032Z)
Typical static current 1.3mA (4000C)
1.8V core low dynamic power
ispMACH 4000Z operational down to 1.6V V
CC
Table 1. ispMACH 4000V/B/C Family Selection Guide
ispMACH
4032V/B/C
Macrocells
I/O + Dedicated Inputs
t
PD
(ns)
t
S
(ns)
t
CO
(ns)
f
MAX
(MHz)
Supply Voltages (V)
Pins/Package
32
30+2/32+4
2.5
1.8
2.2
400
3.3/2.5/1.8V
44 TQFP
48 TQFP
ispMACH
4064V/B/C
64
30+2/32+4/
64+10
2.5
1.8
2.2
400
3.3/2.5/1.8V
44 TQFP
48 TQFP
100 TQFP
ispMACH
4128V/B/C
128
64+10/92+4/
96+4
2.7
1.8
2.7
333
3.3/2.5/1.8V
ispMACH
4256V/B/C
256
64+10/96+14/
128+4/160+4
3.0
2.0
2.7
322
3.3/2.5/1.8V
ispMACH
4384V/B/C
384
128+4/192+4
3.5
2.0
2.7
322
3.3/2.5/1.8V
ispMACH
4512V/B/C
512
128+4/208+4
3.5
2.0
2.7
322
3.3/2.5/1.8V
100 TQFP
128 TQFP
144 TQFP
1
100 TQFP
144 TQFP
1
176 TQFP
256 ftBGA
2
/
fpBGA
2, 3
176 TQFP
256 ftBGA/
fpBGA
3
176 TQFP
256 ftBGA/
fpBGA
3
1. 3.3V (4000V) only.
2. 128-I/O and 160-I/O configurations.
3. Use 256 ftBGA package for all new designs. Refer to PCN#14A-07 for 256 fpBGA package discontinuance.
© 2009 Lattice Semiconductor Corp. All Lattice trademarks, registered trademarks, patents, and disclaimers are as listed at www.latticesemi.com/legal. All other brand
or product names are trademarks or registered trademarks of their respective holders. The specifications and information herein are subject to change without notice.
www.latticesemi.com
1
DS1020_23.1

LC4256V-5FN256BC Related Products

LC4256V-5FN256BC LC4256B-75FN256AC
Description CPLD - Complex Programmable Logic Devices PROGRAMMABLE SUPER FAST HI DENSITY PLD CPLD - Complex Programmable Logic Devices PROGRAMMABLE SUPER FAST HI DENSITY PLD
Is it Rohs certified? conform to conform to
Maker Lattice Lattice
Parts packaging code BGA BGA
package instruction FPBGA-256 FPBGA-256
Contacts 256 256
Reach Compliance Code not_compliant not_compliant
ECCN code EAR99 EAR99
Other features YES YES
maximum clock frequency 156 MHz 111 MHz
In-system programmable YES YES
JESD-30 code S-PBGA-B256 S-PBGA-B256
JESD-609 code e1 e1
JTAG BST YES YES
length 17 mm 17 mm
Humidity sensitivity level 3 3
Dedicated input times 4 4
Number of I/O lines 160 128
Number of macro cells 256 256
Number of terminals 256 256
organize 4 DEDICATED INPUTS, 160 I/O 4 DEDICATED INPUTS, 128 I/O
Output function MACROCELL MACROCELL
Package body material PLASTIC/EPOXY PLASTIC/EPOXY
encapsulated code BGA BGA
Encapsulate equivalent code BGA256,16X16,40 BGA256,16X16,40
Package shape SQUARE SQUARE
Package form GRID ARRAY GRID ARRAY
Peak Reflow Temperature (Celsius) 250 250
power supply 3.3 V 2.5 V
Programmable logic type EE PLD EE PLD
propagation delay 5 ns 7.5 ns
Certification status Not Qualified Not Qualified
Maximum seat height 2.1 mm 2.1 mm
Maximum supply voltage 3.6 V 2.7 V
Minimum supply voltage 3 V 2.3 V
Nominal supply voltage 3.3 V 2.5 V
surface mount YES YES
technology CMOS CMOS
Terminal surface Tin/Silver/Copper (Sn/Ag/Cu) Tin/Silver/Copper (Sn/Ag/Cu)
Terminal form BALL BALL
Terminal pitch 1 mm 1 mm
Terminal location BOTTOM BOTTOM
Maximum time at peak reflow temperature 40 40
width 17 mm 17 mm

Technical ResourceMore

EEWorld
subscription
account

EEWorld
service
account

Automotive
development
circle

Robot
development
community

Index Files: 84  2216  2781  2364  534  2  45  56  48  11 
Datasheet   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z
Room 1530, 15th Floor, Building B, No. 18 Zhongguancun Street, Haidian District, Beijing Telephone: (010) 82350740 Postal Code: 100190
Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved 京ICP证060456号 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号