EEWORLDEEWORLDEEWORLD

Part Number

Search

LC4512B-75FTN256C

Description
CPLD - Complex Programmable Logic Devices ispJTAG 2.5V 7.5ns 512MC 208 I/O
CategoryProgrammable logic devices    Programmable logic   
File Size5MB,60 Pages
ManufacturerLattice
Websitehttp://www.latticesemi.com
Environmental Compliance
Download Datasheet Parametric View All

LC4512B-75FTN256C Online Shopping

Suppliers Part Number Price MOQ In stock  
LC4512B-75FTN256C - - View Buy Now

LC4512B-75FTN256C Overview

CPLD - Complex Programmable Logic Devices ispJTAG 2.5V 7.5ns 512MC 208 I/O

LC4512B-75FTN256C Parametric

Parameter NameAttribute value
Is it lead-free?Lead free
Is it Rohs certified?conform to
Parts packaging codeBGA
package instructionBGA, BGA256,16X16,40
Contacts256
Reach Compliance Codenot_compliant
ECCN codeEAR99
Other featuresYES
maximum clock frequency111 MHz
In-system programmableYES
JESD-30 codeS-PBGA-B256
JESD-609 codee1
JTAG BSTYES
Humidity sensitivity level3
Dedicated input times4
Number of I/O lines208
Number of macro cells512
Number of terminals256
organize4 DEDICATED INPUTS, 208 I/O
Output functionMACROCELL
Package body materialPLASTIC/EPOXY
encapsulated codeBGA
Encapsulate equivalent codeBGA256,16X16,40
Package shapeSQUARE
Package formGRID ARRAY
Peak Reflow Temperature (Celsius)260
power supply2.5 V
Programmable logic typeEE PLD
propagation delay7.5 ns
Certification statusNot Qualified
Maximum supply voltage2.7 V
Minimum supply voltage2.3 V
Nominal supply voltage2.5 V
surface mountYES
technologyCMOS
Terminal surfaceTin/Silver/Copper (Sn95.5Ag4.0Cu0.5)
Terminal formBALL
Terminal pitch1 mm
Terminal locationBOTTOM
Maximum time at peak reflow temperature40
Base Number Matches1
ispMACH 4000ZE Family
1.8V In-System Programmable
Ultra Low Power PLDs
August 2013
Data Sheet DS1022
®
Features
High Performance
f
MAX
= 260MHz maximum operating frequency
t
PD
= 4.4ns propagation delay
Up to four global clock pins with programmable
clock polarity control
• Up to 80 PTs per output
Broad Device Offering
• 32 to 256 macrocells
• Multiple temperature range support
– Commercial: 0 to 90°C junction (T
j
)
– Industrial: -40 to 105°C junction (T
j
)
Space-saving ucBGA and csBGA packages*
Easy System Integration
• Operation with 3.3V, 2.5V, 1.8V or 1.5V
LVCMOS I/O
• 5V tolerant I/O for LVCMOS 3.3, LVTTL, and PCI
interfaces
• Hot-socketing support
• Open-drain output option
• Programmable output slew rate
• 3.3V PCI compatible
• I/O pins with fast setup path
Input hysteresis*
• 1.8V core power supply
• IEEE 1149.1 boundary scan testable
• IEEE 1532 ISC compliant
• 1.8V In-System Programmable (ISP™) using
Boundary Scan Test Access Port (TAP)
• Pb-free package options (only)
On-chip user oscillator and timer*
*New enhanced features over original ispMACH 4000Z
Ease of Design
• Flexible CPLD macrocells with individual clock,
reset, preset and clock enable controls
• Up to four global OE controls
• Individual local OE control per I/O pin
• Excellent First-Time-Fit
TM
and refit
• Wide input gating (36 input logic blocks) for fast
counters, state machines and address decoders
Ultra Low Power
Standby current as low as 10µA typical
1.8V core; low dynamic power
Operational down to 1.6V V
CC
Superior solution for power sensitive consumer
applications
• Per pin pull-up, pull-down or bus keeper
control*
Power Guard with multiple enable signals*
Table 1. ispMACH 4000ZE Family Selection Guide
ispMACH 4032ZE
Macrocells
t
PD
(ns)
t
S
(ns)
t
CO
(ns)
f
MAX
(MHz)
Supply Voltages (V)
Packages (I/O + Dedicated Inputs)
48-Pin TQFP (7 x 7mm)
64-Ball csBGA (5 x 5mm)
64-Ball ucBGA (4 x 4mm)
100-Pin TQFP (14 x 14mm)
132-Ball ucBGA (6 x 6mm)
144-Pin TQFP (20 x 20mm)
144-Ball csBGA (7 x 7mm)
1. Pb-free only.
© 2012 Lattice Semiconductor Corp. All Lattice trademarks, registered trademarks, patents, and disclaimers are as listed at www.latticesemi.com/legal. All other brand
or product names are trademarks or registered trademarks of their respective holders. The specifications and information herein are subject to change without notice.
1
ispMACH 4064ZE
64
4.7
2.5
3.2
241
1.8V
32+4
48+4
48+4
64+10
ispMACH 4128ZE
128
5.8
2.9
3.8
200
1.8V
ispMACH 4256ZE
256
5.8
2.9
3.8
200
1.8V
32
4.4
2.2
3.0
260
1.8V
32+4
32+4
64+10
96+4
96+4
64+10
96+14
108+4
64+10
96+4
www.latticesemi.com
1
DS1022_01.8

Recommended Resources

Could you please tell me how the control principle of this switching power supply output circuit is implemented?
This is a switching power supply with an output of 28V, 3A. CZ5 supplies the motor. The high and low levels of K2 control the output of CZ5. I would like to ask how this control is achieved. Thank you...
蜗牛也是牛 Power technology
【Help】About the interruption problem
At first I used the version 1+. The interrupt wasinterrupt[UART1RX_VECTOR] void usart1_rx (void) and I could call the interrupt.Later I changed to a higher version. The interrupt was#pragma vector=UAR...
weimingqiang Microcontroller MCU
Analog Devices introduces AD9528 JESD204B clock and SYSREF generator
Beijing, China - Analog Devices, Inc. (NASDAQ: ADI) recently announced the launch of the AD9528 JESD204B clock and SYSREF generator to meet the clock requirements of long-term evolution (LTE) and mult...
nmg ADI Reference Circuit
Why can't the data be cached?
#include "stc12le5a60s2.h" //Common cathode digital tube segment code table unsigned char code DispCode[]={0x3F,0x06,0x5B,0x4F,0x66,0x6D,0x7D,0x07,0x7F,0x6F, // 0 1 2 3 4 5 6 7 8 9 0x77,0x7C,0x39,0x5E...
wertyui 51mcu
EBOOT Problems
In EBOOT in startup.s VirtualStart mov sp, #0x80000000 add sp, sp, #0x30000 ; arbitrary initial super-page stack pointer ldr r0, =0x91600014; turn on LED 1100 mov r1, #0x60 str r1, [r0] [color=#FF0000...
aqiraby Embedded System
Personal understanding of ADC self-calibration 2--By the way, personal understanding of continuous conversion mode
A few days ago, I posted a post called: [url=https://bbs.eeworld.com.cn/thread-475652-1-1.html] My personal understanding of STM32 ADC self-calibration[/url]. The article basically said that before se...
blablab stm32/stm8

Popular Articles

EEWorld
subscription
account

EEWorld
service
account

Automotive
development
circle

Robot
development
community

Index Files: 1671  2502  1284  2555  2443  34  51  26  52  50 
Datasheet   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z
Room 1530, 15th Floor, Building B, No. 18 Zhongguancun Street, Haidian District, Beijing Telephone: (010) 82350740 Postal Code: 100190
Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved 京ICP证060456号 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号