EEWORLDEEWORLDEEWORLD

Part Number

Search

SCR050SFAG3-012.0000/000.0500

Description
Oscillator,
CategoryPassive components    oscillator   
File Size280KB,2 Pages
ManufacturerDiodes Incorporated
Download Datasheet Parametric View All

SCR050SFAG3-012.0000/000.0500 Overview

Oscillator,

SCR050SFAG3-012.0000/000.0500 Parametric

Parameter NameAttribute value
MakerDiodes Incorporated
Reach Compliance Codecompliant
Base Number Matches1
3.3V and 5V TTL, Low Jitter PLL Module with Internal VCXO
SCR050 Product Brief
Description
The SCR050 series offers a versatile PLL solution with an
embedded high-performance VCXO for use in networking and
telecommunications applications. The SCR050 module performs
clock recovery and data retiming (CDR), jitter filtering of an
input clock signal, or frequency translation to meet the specific
requirements of a given application.
Features
▪ Integrated PLL with quartz-stabilized VCXO
▪ User-defined PLL loop response
▪ Input data rates from 8 kbps to 65 kbps, TTL compatible
▪ Two-frequency output with Tri-state control
▪ Recovered clock & data outputs, TTL compatible
▪ NRZ data compatible
▪ Loss of Signal (LOS) status alarm with automatic free-run
switching
▪ Input control for forced free-run operating mode
▪ Rugged, shielded FR4 package available in thru-hole and true
SMD
Applications
▪ CDR for T1/E1 and T3/E3 equipment
▪ CDR for video distribution systems
▪ CDR for telemetric/satellite systems
▪ Frequency translation (step-up) of a reference signal for
synchronous applications
▪ Jitter filtering of a distributed or recovered clock signal
Functional Block Diagram
CLK IN
DATA IN
The SCR050 device combines flexible IC functionality from
Pericom® with high-performance fundamental-mode quartz
VCXO technology from SaRonix™ into a single, modular
solution for ultra-low output jitter and fast acquisition of the
data/clock inputs. The TTL-compatible device features a user-
configurable loop filter to fine-tune the PLL response for the
particular application, output disable controls, and a Loss of
Signal (LOS) alarm.
Owing to unique invention, the SCR050 is an RFI-shielded
modular design set on an FR4 base, available with true SMD pads
or a molded leadframe, and featuring a body thickness less than
3.5mm. The SCR050 solution is mechanically interchangeable
and socket-compatible with similar devices available on the
market.
Performance Features
Parameter
Input data rate (NRZ)
Input data rate (RZ)
Operating Frequency
(CLK1)
Operating Frequency
(CLK2)
Free-Run Accuracy
Specification
8 kbps to 65.536 Mbps
8 kbps to 32.768 Mbps
12 to 65.536 MHz (as specified)
0.05 to 32.768 MHz (as specified)
+/-20 ppM through +/-100 ppM max (as specified)
over all conditions including operating
temperature, calibration tolerance, rated input
(supply) voltage, load changes, aging*, shock and
vibration
10 years @ 40°C average ambient operating
temperature
0 to +70°C or –40 to +85°C (as specified)
+/-20 ppM through +/-100 ppM min (as specified)
15ms typ
3.3V or 5V (7V absolute max) (as specified)
TTL compatible, 5 TTL load
5ns max (measured between 0.5 and 2.5V)
> 50dB (RDATA, RCLK)
< 0.001 UI (when locked to input)
0.7ps RMS (1-sigma) max, 12kHz to 40MHz
frequency band (free run mode)
LOSIN
HIZ
Phase Detector
& LOS Circuit
RCLK
RDAT A
LOS
PHO
CLK1
*Aging:
Operating Range
Track and hold range
Input Lock Acquisition
Time
Supply Voltage
Output Logic
Rise/Fall Time
Jitter attenuation
Jitter generation
Phase (computed) jitter
VC
OPP
OPN
OpA
÷N
CLK2
OPOUT
PB-249
Rev A.1
www.saronix.com
15 websites that changed the world in 15 years
In August 1991, the United States officially changed the use of Internet technology from military to civilian use, which triggered a global Internet boom and brought about earth-shaking changes in hum...
soso Talking
How is the format of ROM/bin files processed?
What is the format of the ROM/bin file and how to process it? For example, in the [Display Settings], 1234512345 is found to be DF5FBBB9BA in the ROM of the mobile phone/MP4. What processing has been ...
xbj0627 Embedded System
The role of the NAND gate in the help circuit
In the figure, I drew out the waveform from point A to drive the N-MOS tube and found that the rising edge of the driving waveform was very curved and it was very slow to turn on. However, after passi...
令届剑 Analog electronics
[Play with ADuCM360] LCD changes the display mode-----The chip is provided by VOCO_2000 netizen
The original LCD display was white text on a black background, but now it has been changed to black text on a white background, or red or blue text. Which one do you think is better?...
dontium ADI Reference Circuit
EEWORLD University ---- Atmel_ How to protect your intellectual property from theft
Atmel_ How to protect your intellectual property from theft : https://training.eeworld.com.cn/course/60Introducing Atmel's hardware-based tamper-resistant, secure key storage devices....
dongcuipin Talking
How to integrate multiple Verilog modules into one and then download them to FPGA through the download line? Thank you
Hello everyone, these are a few modules I found in the book, all of which have been compiled with Quartus, but now I want to integrate them together to realize a complete function. How should I do it ...
luoqingqun FPGA/CPLD

EEWorld
subscription
account

EEWorld
service
account

Automotive
development
circle

Robot
development
community

Index Files: 1074  1922  1483  2296  1874  22  39  30  47  38 
Datasheet   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z
Room 1530, 15th Floor, Building B, No. 18 Zhongguancun Street, Haidian District, Beijing Telephone: (010) 82350740 Postal Code: 100190
Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved 京ICP证060456号 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号