EEWORLDEEWORLDEEWORLD

Part Number

Search

MC34080BP

Description
OP-AMP, 4000 uV OFFSET-MAX, 8 MHz BAND WIDTH, PDIP8
CategoryAnalog mixed-signal IC    Amplifier circuit   
File Size205KB,16 Pages
ManufacturerMotorola ( NXP )
Websitehttps://www.nxp.com
Download Datasheet Parametric View All

MC34080BP Overview

OP-AMP, 4000 uV OFFSET-MAX, 8 MHz BAND WIDTH, PDIP8

MC34080BP Parametric

Parameter NameAttribute value
Is it Rohs certified?incompatible
MakerMotorola ( NXP )
package instructionPLASTIC, DIP-8
Reach Compliance Codeunknown
ECCN codeEAR99
Amplifier typeOPERATIONAL AMPLIFIER
ArchitectureVOLTAGE-FEEDBACK
Maximum average bias current (IIB)0.004 µA
Maximum bias current (IIB) at 25C0.000004 µA
Minimum Common Mode Rejection Ratio70 dB
Nominal Common Mode Rejection Ratio90 dB
frequency compensationYES (AVCL>=2)
Maximum input offset voltage4000 µV
JESD-30 codeR-PDIP-T8
JESD-609 codee0
length9.78 mm
low-biasYES
low-dissonanceNO
Negative supply voltage upper limit-22 V
Nominal Negative Supply Voltage (Vsup)-15 V
Number of functions1
Number of terminals8
Maximum operating temperature70 °C
Minimum operating temperature
Package body materialPLASTIC/EPOXY
encapsulated codeDIP
Encapsulate equivalent codeDIP8,.3
Package shapeRECTANGULAR
Package formIN-LINE
power supply+-15 V
Certification statusNot Qualified
Maximum seat height4.45 mm
minimum slew rate20 V/us
Nominal slew rate25 V/us
Maximum slew rate4.2 mA
Supply voltage upper limit22 V
Nominal supply voltage (Vsup)15 V
surface mountNO
technologyBIPOLAR
Temperature levelCOMMERCIAL
Terminal surfaceTin/Lead (Sn/Pb)
Terminal formTHROUGH-HOLE
Terminal pitch2.54 mm
Terminal locationDUAL
Nominal Uniform Gain Bandwidth16000 kHz
Minimum voltage gain15000
width7.62 mm
Order this document by MC34080/D
t
High Slew Rate, Wide
Bandwidth, JFET Input
Operational Amplifiers
These devices are a new generation of high speed JFET input monolithic
operational amplifiers. Innovative design concepts along with JFET
technology provide wide gain bandwidth product and high slew rate.
Well–matched JFET input devices and advanced trim techniques ensure low
input offset errors and bias currents. The all NPN output stage features large
output voltage swing, no deadband crossover distortion, high capacitive
drive capability, excellent phase and gain margins, low open loop output
impedance, and symmetrical source/sink AC frequency response.
This series of devices is available in fully compensated or
decompensated (AVCL
≤2)
and is specified over a commercial temperature
range. They are pin compatible with existing Industry standard operational
amplifiers, and allow the designer to easily upgrade the performance of
existing designs.
Wide Gain Bandwidth: 8.0 MHz for Fully Compensated Devices
Wide Gain Bandwidth:
16 MHz for Decompensated Devices
High Slew Rate: 25 V/µs for Fully Compensated Devices
High Slew Rate:
50 V/µs for Decompensated Devices
High Input Impedance: 1012
MC34080
thru
MC34085
HIGH PERFORMANCE
JFET INPUT
OPERATIONAL AMPLIFIERS
8
1
8
1
P SUFFIX
PLASTIC PACKAGE
CASE 626
D SUFFIX
PLASTIC PACKAGE
CASE 751
(SO–8)
PIN CONNECTIONS
Offset Null
Inv. Input
Noninv. Input
VEE
1
2
3
4
+
8
7
6
5
NC
VCC
Output
Offset Null
Input Offset Voltage: 0.5 mV Maximum (Single Amplifier)
Large Output Voltage Swing: –14.7 V to +14 V for
Large Output Voltage Swing:
VCC/VEE =
±15
V
Low Open Loop Output Impedance: 30
@ 1.0 MHz
Low THD Distortion: 0.01%
Excellent Phase/Gain Margins: 55°/7.6 dB for Fully Compensated
Devices
ORDERING INFORMATION
(Single, Top View)
Output 1
Inputs 1
VEE
1
2
3 +
4
8
7
+
6
5
VCC
Output 2
Inputs 2
Op Amp
Function
Single
Dual
Quad
Fully
Compen-
sated
MC34081BD
MC34081BP
MC34082P
MC34084DW
MC34084P
AVCL
≥2
Compensated
MC34080BD
MC34080BP
MC34083BP
MC34085BDW
MC34085BP
Operating
Temperature
Range
(Dual, Top View)
Package
SO–8
TA = 0° to +70°C
70°C
Plastic DIP
Plastic DIP
SO–16L
16
14
1
1
TA = 0° to +70°C
Plastic DIP
P SUFFIX
PLASTIC PACKAGE
CASE 646
PIN CONNECTIONS
Output 1
Inputs 1
3
1
2
+
+
16
15
14
13
+
+
12
11
10
9
DW SUFFIX
PLASTIC PACKAGE
CASE 751G
(SO–16L)
14
Output 4
Inputs 4
VEE
Inputs 3
Output 3
NC
Output 1
Inputs 1
1
2
3
+
+
Output 4
Inputs 4
13
12
11
1
4
1
4
VCC
Inputs 2
4
5
6
VCC
Inputs 2
4
5
6
+
+
VEE
Inputs 3
Output 3
10
9
8
2
3
2
3
Output 2
NC
7
8
Output 2
7
(Quad, Top View)
©
Motorola, Inc. 1996
Rev 0
MOTOROLA ANALOG IC DEVICE DATA
1

Technical ResourceMore

EEWorld
subscription
account

EEWorld
service
account

Automotive
development
circle

Robot
development
community

Index Files: 2163  189  2091  1799  2184  44  4  43  37  11 
Datasheet   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z
Room 1530, 15th Floor, Building B, No. 18 Zhongguancun Street, Haidian District, Beijing Telephone: (010) 82350740 Postal Code: 100190
Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved 京ICP证060456号 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号