EEWORLDEEWORLDEEWORLD

Part Number

Search

PPC440GR-3BA533C

Description
RISC Microprocessor, 32-Bit, 533MHz, CMOS, PBGA456, 35 MM, THERMALLY ENHANCED, PLASTIC, BGA-456
CategoryThe embedded processor and controller    Microcontrollers and processors   
File Size531KB,82 Pages
ManufacturerApplied Micro Circuits (MACOM)
Download Datasheet Parametric View All

PPC440GR-3BA533C Overview

RISC Microprocessor, 32-Bit, 533MHz, CMOS, PBGA456, 35 MM, THERMALLY ENHANCED, PLASTIC, BGA-456

PPC440GR-3BA533C Parametric

Parameter NameAttribute value
Is it Rohs certified?incompatible
MakerApplied Micro Circuits (MACOM)
Parts packaging codeBGA
package instructionBGA,
Contacts456
Reach Compliance Codecompliant
ECCN code3A001.A.3
Address bus width32
bit size32
boundary scanYES
maximum clock frequency66.66 MHz
External data bus width32
FormatFIXED POINT
Integrated cacheYES
JESD-30 codeS-PBGA-B456
length35 mm
low power modeYES
Number of terminals456
Package body materialPLASTIC/EPOXY
encapsulated codeBGA
Package shapeSQUARE
Package formGRID ARRAY
Peak Reflow Temperature (Celsius)NOT SPECIFIED
Certification statusNot Qualified
Maximum seat height2.65 mm
speed533 MHz
Maximum supply voltage1.6 V
Minimum supply voltage1.4 V
Nominal supply voltage1.5 V
surface mountYES
technologyCMOS
Terminal formBALL
Terminal pitch1.27 mm
Terminal locationBOTTOM
Maximum time at peak reflow temperatureNOT SPECIFIED
width35 mm
uPs/uCs/peripheral integrated circuit typeMICROPROCESSOR, RISC
Base Number Matches1
Part Number 440GR
Revision 1.16 – July 19, 2006
440GR
Power PC 440GR Embedded Processor
Features
• PowerPC
®
440 processor core operating up to
667MHz with 32KB I-cache and D-cache with
parity checking.
• Selectable processor:bus clock ratios of N:1, N:2.
• Dual bridged Processor Local Buses (PLBs) with
64- and 128-bit widths.
• Double Data Rate (DDR) Synchronous DRAM
(SDRAM) interface operating up to 133MHz with
ECC.
• DMA support for external peripherals, internal
UART and memory.
• PCI V2.2 interface (3.3V only). Thirty-two bits at
up to 66MHz.
• Programmable interrupt controller supports
interrupts from a variety of sources.
• Programmable General Purpose Timers (GPT).
Preliminary Data Sheet
• Two Ethernet 10/100Mbps half- or full-duplex
interfaces. Operational modes supported are MII,
RMII, and SMII with packet reject.
• Up to four serial ports (16750 compatible UART).
• External peripheral bus (16-bit data) for up to six
devices with external mastering.
• Two IIC interfaces (one with boot parameter read
capability).
• NAND Flash interface.
• SPI interface.
• General Purpose I/O (GPIO) interface.
• JTAG interface for board level testing.
• Boot from PCI memory, NOR Flash on the
extrenal peripheral bus, or NAND Flash on the
NAND Flash interface.
• Available in RoHS compliant lead-free package.
Description
Designed specifically to address high-end embedded
applications, the PowerPC 440GR (PPC440GR)
provides a high-performance, low- power solution that
interfaces to a wide range of peripherals and
incorporates on-chip power management features.
This chip contains a high-performance RISC
processor, DDR SDRAM controller, PCI bus interface,
control for external ROM and peripherals, DMA with
scatter-gather support, Ethernet ports, serial ports, IIC
interfaces, SPI interface, NAND Flash interface, and
general purpose I/O.
Technology: CMOS Cu-11, 0.13μm.
Package: 35mm, 456-ball enhanced plastic ball grid
array (E-PBGA).
Typical power (estimated): Less than 2.5W at
533MHz, 2.3W at 400MHz.
Supply voltages required: 3.3V, 2.5V, 1.5V.
AMCC Proprietary
1
LED market penetration will steadily increase
Recently, at the "National Engineering Dealer Strategic Cooperation Summit and LED New Product Release Conference" of Sunshine Lighting, important guests such as Dou Linping, Deputy Secretary-General ...
led9898 LED Zone
I'm new to the microcontroller error problem and I'm looking for a solution!! Thank you!
Rt The problem is that the same program is connected to a physical oscilloscope and the results are unstable. One program can run four or five results. I hope you can explain it. I will attach the pro...
fzcrml MCU
Problems encountered in multicast communication under WinCE5.0
I am doing network communication (multicast communication) under WinCE5.0 and need to disable loopback output. Call the following function: //Set socket options to disable loopback of multicast packet...
cjie6916 Embedded System
[Project source code] Edge detection source code based on FPGA
In the early version of Meige's program, the edge detection part was transplanted and completed. It is available for personal testing. Ifthe version of OV5640 released by Meige is directly modified to...
小梅哥 FPGA/CPLD
Disassembly window of CCS5.5
After disassembling CCS5.5, can I see the value of auxiliary registers such as ACC? Where can I see it?...
Sam Microcontroller MCU
Efficient Implementation of UMTS Turbo MAP Decoder Based on DSP Processor
Since its introduction in 1993, Turbo codes have attracted widespread attention in both industry and scientific research for their outstanding performance. Turbo codes approach (signal-to-noise ratio ...
黑衣人 DSP and ARM Processors

EEWorld
subscription
account

EEWorld
service
account

Automotive
development
circle

Robot
development
community

Index Files: 248  109  98  1938  2212  5  3  2  40  45 
Datasheet   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z
Room 1530, 15th Floor, Building B, No. 18 Zhongguancun Street, Haidian District, Beijing Telephone: (010) 82350740 Postal Code: 100190
Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved 京ICP证060456号 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号