EEWORLDEEWORLDEEWORLD

Part Number

Search

IDT72V845L10PF8

Description
FIFO, 4KX18, 6.5ns, Synchronous, CMOS, PQFP128, TQFP-128
Categorystorage    storage   
File Size483KB,26 Pages
ManufacturerIDT (Integrated Device Technology)
Download Datasheet Parametric Compare View All

IDT72V845L10PF8 Overview

FIFO, 4KX18, 6.5ns, Synchronous, CMOS, PQFP128, TQFP-128

IDT72V845L10PF8 Parametric

Parameter NameAttribute value
Is it lead-free?Contains lead
Is it Rohs certified?incompatible
MakerIDT (Integrated Device Technology)
Parts packaging codeQFP
package instructionTQFP-128
Contacts128
Reach Compliance Codenot_compliant
ECCN codeEAR99
Maximum access time6.5 ns
Maximum clock frequency (fCLK)100 MHz
period time10 ns
JESD-30 codeR-PQFP-G128
JESD-609 codee0
length20 mm
memory density73728 bit
Memory IC TypeOTHER FIFO
memory width18
Humidity sensitivity level3
Number of functions1
Number of terminals128
word count4096 words
character code4000
Operating modeSYNCHRONOUS
Maximum operating temperature70 °C
Minimum operating temperature
organize4KX18
ExportableYES
Package body materialPLASTIC/EPOXY
encapsulated codeLFQFP
Encapsulate equivalent codeQFP128,.63X.87,20
Package shapeRECTANGULAR
Package formFLATPACK, LOW PROFILE, FINE PITCH
Parallel/SerialPARALLEL
Peak Reflow Temperature (Celsius)240
power supply3.3 V
Certification statusNot Qualified
Maximum seat height1.6 mm
Maximum standby current0.01 A
Maximum slew rate0.06 mA
Maximum supply voltage (Vsup)3.6 V
Minimum supply voltage (Vsup)3 V
Nominal supply voltage (Vsup)3.3 V
surface mountYES
technologyCMOS
Temperature levelCOMMERCIAL
Terminal surfaceTin/Lead (Sn85Pb15)
Terminal formGULL WING
Terminal pitch0.5 mm
Terminal locationQUAD
Maximum time at peak reflow temperature20
width14 mm
Base Number Matches1
3.3 VOLT CMOS DUAL SyncFIFO™
DUAL 256 x 18, DUAL 512 x 18,
DUAL 1,024 x 18, DUAL 2,048 x 18
and DUAL 4,096 x 18
IDT72V805
IDT72V815
IDT72V825
IDT72V835
IDT72V845
FEATURES:
The IDT72V805 is equivalent to two IDT72V205 256 x 18 FIFOs
The IDT72V815 is equivalent to two IDT72V215 512 x 18 FIFOs
The IDT72V825 is equivalent to two IDT72V225 1,024 x 18 FIFOs
The IDT72V835 is equivalent to two IDT72V235 2,048 x 18 FIFOs
The IDT72V845 is equivalent to two IDT72V245 4,096 x 18 FIFOs
Offers optimal combination of large capacity (8K), high speed,
design flexibility, and small footprint
Ideal for the following applications:
– Network switching
– Two level prioritization of parallel data
– Bidirectional data transfer
– Bus-matching between 18-bit and 36-bit data paths
– Width expansion to 36-bit per package
– Depth expansion to 8,192 words per package
10 ns read/write cycle time
5V input tolerant
IDT Standard or First Word Fall Through timing
Single or double register-buffered Empty and Full Flags
Easily expandable in depth and width
Asynchronous or coincident Read and Write Clocks
Asynchronous or synchronous programmable Almost-Empty
and Almost-Full flags with default settings
Half-Full flag capability
Output enable puts output data bus in high-impedance state
High-performance submicron CMOS technology
Available in a 128-pin thin quad flatpack (TQFP)
Industrial temperature range (–40°C to +85°C) is available
DESCRIPTION:
The IDT72V805/72V815/72V825/72V835/72V845 are dual 18-bit-wide
synchronous (clocked) First-in, First-out (FIFO) memories designed to run
off a 3.3V supply for exceptionally low power consumption. One dual
IDT72V805/72V815/72V825/72V835/72V845 device is functionally equiva-
lent to two IDT72V205/72V215/72V225/72V235/72V245 FIFOs in a single
package with all associated control, data, and flag lines assigned to
independent pins. These devices are very high-speed, low-power First-In,
First-Out (FIFO) memories with clocked read and write controls. These
FUNCTIONAL BLOCK DIAGRAM
FFA/IRA
WCLKA
WENA
HFA/(WXOA)
PAEA
EFA/
ORA
WCLKB
WENB
PAFA
DA
0
-DA
17
LDA
DB0-DB17
LDB
INPUT
REGISTER
OFFSET
REGISTER
INPUT
REGISTER
OFFSET
REGISTER
FFB/IRB
PAFB
EFB/ORB
PAEB
HFB/(WXOB)
WRITE
CONTROL
LOGIC
WRITE
POINTER
FLA
WXIA
(HFA)/WXOA
RXIA
RXOA
RSA
RAM
ARRAY
256 x 18
512 x 18
1,024 x 18
2,048 x 18
4,096 x 18
FLAG
LOGIC
WRITE
CONTROL
LOGIC
READ
POINTER
READ
CONTROL
LOGIC
WRITE
POINTER
RAM
ARRAY
256 x 18
512 x 18
1,024 x 18
2,048 x 18
4,096 x 18
FLAG
LOGIC
READ
POINTER
READ
CONTROL
LOGIC
EXPANSION
LOGIC
OUTPUT
REGISTER
EXPANSION
LOGIC
OUTPUT
REGISTER
RESET
LOGIC
RESET
LOGIC
OEA
QA
0
-QA
17
RCLKA
RENA
RSB
RXOB
RXIB
(HFB)/WXOB
WXIB
FLB
OEB
QB
0
-QB
17
RCLKB
RENB
4295 drw 01
The IDT logo is a registered trademark and the SyncFIFO is a trademark of Integrated Device Technology, Inc.
COMMERCIAL AND INDUSTRIAL TEMPERATURE RANGES
1
©
2001 Integrated Device Technology, Inc.
APRIL 2001
DSC-4295/1

IDT72V845L10PF8 Related Products

IDT72V845L10PF8 IDT72V845L15PFI8 IDT72V845L15PF8 IDT72V845L20PF8
Description FIFO, 4KX18, 6.5ns, Synchronous, CMOS, PQFP128, TQFP-128 FIFO, 4KX18, 10ns, Synchronous, CMOS, PQFP128, TQFP-128 FIFO, 4KX18, 10ns, Synchronous, CMOS, PQFP128, TQFP-128 FIFO, 4KX18, 12ns, Synchronous, CMOS, PQFP128, TQFP-128
Is it lead-free? Contains lead Contains lead Contains lead Contains lead
Is it Rohs certified? incompatible incompatible incompatible incompatible
Parts packaging code QFP QFP QFP QFP
package instruction TQFP-128 TQFP-128 TQFP-128 TQFP-128
Contacts 128 128 128 128
Reach Compliance Code not_compliant not_compliant not_compliant not_compliant
ECCN code EAR99 EAR99 EAR99 EAR99
Maximum access time 6.5 ns 10 ns 10 ns 12 ns
period time 10 ns 15 ns 15 ns 20 ns
JESD-30 code R-PQFP-G128 R-PQFP-G128 R-PQFP-G128 R-PQFP-G128
JESD-609 code e0 e0 e0 e0
length 20 mm 20 mm 20 mm 20 mm
memory density 73728 bit 73728 bit 73728 bit 73728 bit
Memory IC Type OTHER FIFO OTHER FIFO OTHER FIFO OTHER FIFO
memory width 18 18 18 18
Humidity sensitivity level 3 3 3 3
Number of functions 1 1 1 1
Number of terminals 128 128 128 128
word count 4096 words 4096 words 4096 words 4096 words
character code 4000 4000 4000 4000
Operating mode SYNCHRONOUS SYNCHRONOUS SYNCHRONOUS SYNCHRONOUS
Maximum operating temperature 70 °C 85 °C 70 °C 70 °C
organize 4KX18 4KX18 4KX18 4KX18
Exportable YES YES YES YES
Package body material PLASTIC/EPOXY PLASTIC/EPOXY PLASTIC/EPOXY PLASTIC/EPOXY
encapsulated code LFQFP LFQFP LFQFP LFQFP
Encapsulate equivalent code QFP128,.63X.87,20 QFP128,.63X.87,20 QFP128,.63X.87,20 QFP128,.63X.87,20
Package shape RECTANGULAR RECTANGULAR RECTANGULAR RECTANGULAR
Package form FLATPACK, LOW PROFILE, FINE PITCH FLATPACK, LOW PROFILE, FINE PITCH FLATPACK, LOW PROFILE, FINE PITCH FLATPACK, LOW PROFILE, FINE PITCH
Parallel/Serial PARALLEL PARALLEL PARALLEL PARALLEL
Peak Reflow Temperature (Celsius) 240 240 240 240
power supply 3.3 V 3.3 V 3.3 V 3.3 V
Certification status Not Qualified Not Qualified Not Qualified Not Qualified
Maximum seat height 1.6 mm 1.6 mm 1.6 mm 1.6 mm
Maximum standby current 0.01 A 0.01 A 0.01 A 0.01 A
Maximum slew rate 0.06 mA 0.06 mA 0.06 mA 0.06 mA
Maximum supply voltage (Vsup) 3.6 V 3.6 V 3.6 V 3.6 V
Minimum supply voltage (Vsup) 3 V 3 V 3 V 3 V
Nominal supply voltage (Vsup) 3.3 V 3.3 V 3.3 V 3.3 V
surface mount YES YES YES YES
technology CMOS CMOS CMOS CMOS
Temperature level COMMERCIAL INDUSTRIAL COMMERCIAL COMMERCIAL
Terminal surface Tin/Lead (Sn85Pb15) Tin/Lead (Sn85Pb15) Tin/Lead (Sn85Pb15) Tin/Lead (Sn85Pb15)
Terminal form GULL WING GULL WING GULL WING GULL WING
Terminal pitch 0.5 mm 0.5 mm 0.5 mm 0.5 mm
Terminal location QUAD QUAD QUAD QUAD
Maximum time at peak reflow temperature 20 20 20 20
width 14 mm 14 mm 14 mm 14 mm
Base Number Matches 1 1 1 1
Maximum clock frequency (fCLK) 100 MHz - 66.7 MHz 50 MHz
Computer Analysis of ECG Signals
E:\Computer analysis of ECG signals...
zqjqq88 Medical Electronics
Diodes and Potentials
[i=s]This post was last edited by QWE4562009 on 2022-5-16 18:34[/i]Diodes and PotentialsIf the negative pole of VD3 is 1.2V and R1 is disconnected, then is the voltage at point A 1.2V plus the voltage...
QWE4562009 Discrete Device
Alas, the debugging of the smart car cannot be stopped, brothers, please take a look..
When a black line is detected, it is 1; #include #include #define uchar unsigned char #define uint unsigned intsbit REDR1=P1^0; sbit REDR2=P1^1; sbit REDL2=P1^2; sbit REDL1=P1^3;sbit ZUO_IN1=P1^4; sbi...
入门者lin 51mcu
Unicycle self-balancing car debugging process video 1
[i=s]This post was last edited by ketose on 2015-11-20 09:14[/i] Last time I posted the assembly process of the car, but it is not yet complete. This time I will post a few pictures of the car that is...
ketose stm32/stm8
Application of C language in single chip microcomputer development
Application of C language in single chip microcomputer development[ Print ][ Return ]In the development and application of single-chip microcomputers, high-level languages have gradually been introduc...
fighting MCU

EEWorld
subscription
account

EEWorld
service
account

Automotive
development
circle

Robot
development
community

Index Files: 2634  1730  1429  1311  1228  54  35  29  27  25 
Datasheet   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z
Room 1530, 15th Floor, Building B, No. 18 Zhongguancun Street, Haidian District, Beijing Telephone: (010) 82350740 Postal Code: 100190
Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved 京ICP证060456号 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号