EEWORLDEEWORLDEEWORLD

Part Number

Search

5962-8983902RA

Description
EE PLD, 20ns, CMOS, CDIP20, 0.250 X 1.166 INCH, CERAMIC, DIP-20
CategoryProgrammable logic devices    Programmable logic   
File Size837KB,27 Pages
ManufacturerAMD
Websitehttp://www.amd.com
Download Datasheet Parametric Compare View All

5962-8983902RA Online Shopping

Suppliers Part Number Price MOQ In stock  
5962-8983902RA - - View Buy Now

5962-8983902RA Overview

EE PLD, 20ns, CMOS, CDIP20, 0.250 X 1.166 INCH, CERAMIC, DIP-20

5962-8983902RA Parametric

Parameter NameAttribute value
Parts packaging codeDIP
package instructionDIP,
Contacts20
Reach Compliance Codeunknown
ECCN code3A001.A.2.C
Other featuresPROGRAMMABLE OUTPUT POLARITY; 8 MACROCELLS; REGISTER PRELOAD; POWER-UP RESET
maximum clock frequency33.3 MHz
JESD-30 codeR-GDIP-T20
JESD-609 codee0
length24.257 mm
Dedicated input times8
Number of I/O lines8
Number of terminals20
Maximum operating temperature125 °C
Minimum operating temperature-55 °C
organize8 DEDICATED INPUTS, 8 I/O
Output functionMACROCELL
Package body materialCERAMIC, GLASS-SEALED
encapsulated codeDIP
Package shapeRECTANGULAR
Package formIN-LINE
Programmable logic typeEE PLD
propagation delay20 ns
Certification statusNot Qualified
Maximum seat height5.08 mm
Maximum supply voltage5.5 V
Minimum supply voltage4.5 V
Nominal supply voltage5 V
surface mountNO
technologyCMOS
Temperature levelMILITARY
Terminal surfaceTIN LEAD
Terminal formTHROUGH-HOLE
Terminal pitch2.54 mm
Terminal locationDUAL
width7.62 mm
Base Number Matches1

5962-8983902RA Related Products

5962-8983902RA 5962-89839022A 5962-89839032A 5962-8983901RA 5962-8983903RA 5962-89839012A PALCE16V8H-10E5/B2A PALCE16V8H-10E5/BRA PALCE16V8H-15E5/B2A PALCE16V8H-15E5/BRA
Description EE PLD, 20ns, CMOS, CDIP20, 0.250 X 1.166 INCH, CERAMIC, DIP-20 EE PLD, 20ns, CMOS, CQCC20, 0.350 X 0.350 INCH, CERAMIC, LCC-20 EE PLD, 15ns, CMOS, CQCC20, 0.350 X 0.350 INCH, CERAMIC, LCC-20 EE PLD, 55ns, CMOS, CDIP20, 0.250 X 1.166 INCH, CERAMIC, DIP-20 EE PLD, 15ns, CMOS, CDIP20, 0.250 X 1.166 INCH, CERAMIC, DIP-20 EE PLD, 55ns, CMOS, CQCC20, 0.350 X 0.350 INCH, CERAMIC, LCC-20 EE PLD, 10ns, PAL-Type, CMOS, CQCC20, CERAMIC, LCC-20 EE PLD, 10ns, PAL-Type, CMOS, CDIP20, CERAMIC, DIP-20 EE PLD, 15ns, PAL-Type, CMOS, CQCC20, CERAMIC, LCC-20 EE PLD, 15ns, PAL-Type, CMOS, CDIP20, CERAMIC, DIP-20
Parts packaging code DIP QLCC QLCC DIP DIP QLCC QLCC DIP QLCC DIP
package instruction DIP, QCCN, QCCN, DIP, DIP, QCCN, QCCN, LCC20,.35SQ DIP, DIP20,.3 QCCN, LCC20,.35SQ DIP, DIP20,.3
Contacts 20 20 20 20 20 20 20 20 20 20
Reach Compliance Code unknown unknown unknown unknown unknown unknown unknown unknown unknown unknown
ECCN code 3A001.A.2.C 3A001.A.2.C 3A001.A.2.C 3A001.A.2.C 3A001.A.2.C 3A001.A.2.C 3A001.A.2.C 3A001.A.2.C 3A001.A.2.C 3A001.A.2.C
Other features PROGRAMMABLE OUTPUT POLARITY; 8 MACROCELLS; REGISTER PRELOAD; POWER-UP RESET PROGRAMMABLE OUTPUT POLARITY; 8 MACROCELLS; REGISTER PRELOAD; POWER-UP RESET PROGRAMMABLE OUTPUT POLARITY; 8 MACROCELLS; REGISTER PRELOAD; POWER-UP RESET PROGRAMMABLE OUTPUT POLARITY; 8 MACROCELLS; REGISTER PRELOAD; POWER-UP RESET PROGRAMMABLE OUTPUT POLARITY; 8 MACROCELLS; REGISTER PRELOAD; POWER-UP RESET PROGRAMMABLE OUTPUT POLARITY; 8 MACROCELLS; REGISTER PRELOAD; POWER-UP RESET PROGRAMMABLE OUTPUT POLARITY; 8 MACROCELLS; REGISTER PRELOAD; POWER-UP RESET PROGRAMMABLE OUTPUT POLARITY; 8 MACROCELLS; REGISTER PRELOAD; POWER-UP RESET PROGRAMMABLE OUTPUT POLARITY; 8 MACROCELLS; REGISTER PRELOAD; POWER-UP RESET PROGRAMMABLE OUTPUT POLARITY; 8 MACROCELLS; REGISTER PRELOAD; POWER-UP RESET
maximum clock frequency 33.3 MHz 33.3 MHz 41.6 MHz 28.6 MHz 41.6 MHz 28.6 MHz 58.5 MHz 58.5 MHz 41.6 MHz 41.6 MHz
JESD-30 code R-GDIP-T20 S-CQCC-N20 S-CQCC-N20 R-GDIP-T20 R-GDIP-T20 S-CQCC-N20 S-CQCC-N20 R-GDIP-T20 S-CQCC-N20 R-GDIP-T20
JESD-609 code e0 e0 e0 e0 e0 e0 e0 e0 e0 e0
length 24.257 mm 8.89 mm 8.89 mm 24.257 mm 24.257 mm 8.89 mm 8.89 mm 24.257 mm 8.89 mm 24.257 mm
Dedicated input times 8 8 8 8 8 8 8 8 8 8
Number of I/O lines 8 8 8 8 8 8 8 8 8 8
Number of terminals 20 20 20 20 20 20 20 20 20 20
Maximum operating temperature 125 °C 125 °C 125 °C 125 °C 125 °C 125 °C 125 °C 125 °C 125 °C 125 °C
Minimum operating temperature -55 °C -55 °C -55 °C -55 °C -55 °C -55 °C -55 °C -55 °C -55 °C -55 °C
organize 8 DEDICATED INPUTS, 8 I/O 8 DEDICATED INPUTS, 8 I/O 8 DEDICATED INPUTS, 8 I/O 8 DEDICATED INPUTS, 8 I/O 8 DEDICATED INPUTS, 8 I/O 8 DEDICATED INPUTS, 8 I/O 8 DEDICATED INPUTS, 8 I/O 8 DEDICATED INPUTS, 8 I/O 8 DEDICATED INPUTS, 8 I/O 8 DEDICATED INPUTS, 8 I/O
Output function MACROCELL MACROCELL MACROCELL MACROCELL MACROCELL MACROCELL MACROCELL MACROCELL MACROCELL MACROCELL
Package body material CERAMIC, GLASS-SEALED CERAMIC, METAL-SEALED COFIRED CERAMIC, METAL-SEALED COFIRED CERAMIC, GLASS-SEALED CERAMIC, GLASS-SEALED CERAMIC, METAL-SEALED COFIRED CERAMIC, METAL-SEALED COFIRED CERAMIC, GLASS-SEALED CERAMIC, METAL-SEALED COFIRED CERAMIC, GLASS-SEALED
encapsulated code DIP QCCN QCCN DIP DIP QCCN QCCN DIP QCCN DIP
Package shape RECTANGULAR SQUARE SQUARE RECTANGULAR RECTANGULAR SQUARE SQUARE RECTANGULAR SQUARE RECTANGULAR
Package form IN-LINE CHIP CARRIER CHIP CARRIER IN-LINE IN-LINE CHIP CARRIER CHIP CARRIER IN-LINE CHIP CARRIER IN-LINE
Programmable logic type EE PLD EE PLD EE PLD EE PLD EE PLD EE PLD EE PLD EE PLD EE PLD EE PLD
propagation delay 20 ns 20 ns 15 ns 55 ns 15 ns 55 ns 10 ns 10 ns 15 ns 15 ns
Certification status Not Qualified Not Qualified Not Qualified Not Qualified Not Qualified Not Qualified Not Qualified Not Qualified Not Qualified Not Qualified
Maximum seat height 5.08 mm 2.54 mm 2.54 mm 5.08 mm 5.08 mm 2.54 mm 2.54 mm 5.08 mm 2.54 mm 5.08 mm
Maximum supply voltage 5.5 V 5.5 V 5.5 V 5.5 V 5.5 V 5.5 V 5.5 V 5.5 V 5.5 V 5.5 V
Minimum supply voltage 4.5 V 4.5 V 4.5 V 4.5 V 4.5 V 4.5 V 4.5 V 4.5 V 4.5 V 4.5 V
Nominal supply voltage 5 V 5 V 5 V 5 V 5 V 5 V 5 V 5 V 5 V 5 V
surface mount NO YES YES NO NO YES YES NO YES NO
technology CMOS CMOS CMOS CMOS CMOS CMOS CMOS CMOS CMOS CMOS
Temperature level MILITARY MILITARY MILITARY MILITARY MILITARY MILITARY MILITARY MILITARY MILITARY MILITARY
Terminal surface TIN LEAD TIN LEAD TIN LEAD TIN LEAD TIN LEAD TIN LEAD Tin/Lead (Sn/Pb) Tin/Lead (Sn/Pb) Tin/Lead (Sn/Pb) Tin/Lead (Sn/Pb)
Terminal form THROUGH-HOLE NO LEAD NO LEAD THROUGH-HOLE THROUGH-HOLE NO LEAD NO LEAD THROUGH-HOLE NO LEAD THROUGH-HOLE
Terminal pitch 2.54 mm 1.27 mm 1.27 mm 2.54 mm 2.54 mm 1.27 mm 1.27 mm 2.54 mm 1.27 mm 2.54 mm
Terminal location DUAL QUAD QUAD DUAL DUAL QUAD QUAD DUAL QUAD DUAL
width 7.62 mm 8.89 mm 8.89 mm 7.62 mm 7.62 mm 8.89 mm 8.89 mm 7.62 mm 8.89 mm 7.62 mm
Base Number Matches 1 1 1 1 1 1 1 1 1 1

Technical ResourceMore

EEWorld
subscription
account

EEWorld
service
account

Automotive
development
circle

Robot
development
community

Index Files: 1902  1925  31  2234  978  39  1  45  20  48 
Datasheet   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z
Room 1530, 15th Floor, Building B, No. 18 Zhongguancun Street, Haidian District, Beijing Telephone: (010) 82350740 Postal Code: 100190
Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved 京ICP证060456号 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号