EEWORLDEEWORLDEEWORLD

Part Number

Search

3D3314D-250

Description
Silicon Delay Line, 4-Func, 1-Tap, True Output, CMOS, PDSO14, SOIC-14
Categorylogic    logic   
File Size262KB,5 Pages
ManufacturerData Delay Devices
Download Datasheet Parametric View All

3D3314D-250 Overview

Silicon Delay Line, 4-Func, 1-Tap, True Output, CMOS, PDSO14, SOIC-14

3D3314D-250 Parametric

Parameter NameAttribute value
Is it lead-free?Contains lead
Is it Rohs certified?incompatible
Parts packaging codeSOIC
package instructionSOIC-14
Contacts14
Reach Compliance Codecompliant
Input frequency maximum value (fmax)1.6 MHz
JESD-30 codeR-PDSO-G14
length8.695 mm
Logic integrated circuit typeSILICON DELAY LINE
Number of functions4
Number of taps/steps1
Number of terminals14
Maximum operating temperature70 °C
Minimum operating temperature
Output polarityTRUE
Package body materialPLASTIC/EPOXY
encapsulated codeSOP
Package shapeRECTANGULAR
Package formSMALL OUTLINE
Peak Reflow Temperature (Celsius)NOT SPECIFIED
programmable delay lineNO
Certification statusNot Qualified
Maximum seat height1.75 mm
Maximum supply voltage (Vsup)3.6 V
Minimum supply voltage (Vsup)3 V
Nominal supply voltage (Vsup)3.3 V
surface mountYES
technologyCMOS
Temperature levelCOMMERCIAL
Terminal formGULL WING
Terminal pitch1.27 mm
Terminal locationDUAL
Maximum time at peak reflow temperatureNOT SPECIFIED
Total delay nominal (td)250 ns
width3.9 mm
Base Number Matches1
3D3314
MONOLITHIC QUAD FIXED
DELAY LINE
(SERIES 3D3314)
FEATURES
All-silicon, low-power 3.3V CMOS technology
Vapor phase, IR and wave solderable
Auto-insertable (DIP pkg.)
Low ground bounce noise
Leading- and trailing-edge accuracy
Delay range:
10ns through 400ns
Delay tolerance:
2% or 0.5ns (3.3V, 25C)
Temperature stability:
±1%
typical (0C-70C)
Vdd stability:
±1%
typical (3.0V-3.6V)
Static Idd:
1.3ma typical
Minimum input pulse width:
25% of total delay
I1
NC
I2
I3
I4
NC
GND
1
2
3
4
5
6
7
14
13
12
11
10
9
8
PACKAGES
VDD
NC
O1
NC
O2
O3
O4
I1
NC
I2
I3
I4
NC
GND
1
2
3
4
5
6
7
14
13
12
11
10
9
8
VDD
NC
O1
NC
O2
O3
O4
3D3314-xx DIP-14
3D3314D-xx SOIC-14
For mechanical dimensions, click
here
.
For package marking details, click
here
.
FUNCTIONAL DESCRIPTION
The 3D3314 device is a small, versatile, quad fixed monolithic delay line.
Delay values ranging from 10ns through 400ns may be specified via the
device dash number. Each input is reproduced at the corresponding
output without inversion, shifted in time as per user selection. The
3D3314 is 3.3V CMOS-compatible and features both rising- and falling-
edge accuracy. The device is offered in a standard 14-pin auto-insertable
DIP and a space saving surface mount 14-pin SOIC.
PIN DESCRIPTIONS
I1-I4
O1-O4
VDD
GND
NC
Signal Inputs
Signal Outputs
3.3V
Ground
No Connection
TABLE 1: PART NUMBER SPECIFICATIONS
PART
NUMBER
3D3314-10
3D3314-15
3D3314-20
3D3314-25
3D3314-30
3D3314-40
3D3314-50
3D3314-75
3D3314-100
3D3314-125
3D3314-150
3D3314-200
3D3314-250
3D3314-300
3D3314-400
DELAY AND
TOLERANCE
(ns)
10.0
±
1.0
15.0
±
1.0
20.0
±
1.0
25.0
±
1.0
30.0
±
1.0
40.0
±
1.0
50.0
±
1.0
75.0
±
1.5
100
±
2.0
125
±
2.5
150
±
3.0
200
±
4.0
250
±
5.0
300
±
6.0
400
±
8.0
INPUT RESTRICTIONS
RECOMMENDED
Max Freq
Min P.W.
40.0 MHz
12.5 ns
26.6 MHz
18.8 ns
20.0 MHz
25.0 ns
16.0 MHz
31.3 ns
13.3 MHz
37.5 ns
10.0 MHz
50.0 ns
8.00 MHz
62.5 ns
5.33 MHz
93.8 ns
4.00 MHz
125.0 ns
3.20 MHz
156.3 ns
2.66 MHz
187.5 ns
2.00 MHz
250.0 ns
1.60 MHz
312.5 ns
1.33 MHz
375.0 ns
1.00 MHz
500.0 ns
ABSOLUTE
Max Freq
Min P.W.
166 MHz
3.0 ns
166 MHz
3.0 ns
166 MHz
3.0 ns
166 MHz
3.0 ns
166 MHz
3.0 ns
125 MHz
4.0 ns
100 MHz
5.0 ns
66.6 MHz
7.5 ns
50.0 MHz
10.0 ns
40.0 MHz
12.5 ns
33.3 MHz
15.0 ns
25.0 MHz
20.0 ns
20.0 MHz
25.0 ns
16.6 MHz
30.0 ns
12.5 MHz
40.0 ns
NOTES: Any dash number between 10 and 400 not shown is also available as standard
2002
Data Delay Devices
Doc #00120
6/12/02
DATA DELAY DEVICES, INC.
3 Mt. Prospect Ave. Clifton, NJ 07013
1
Overview of PCB Process DFM Technical Requirements
DFM (Design for Manufacturing) is the core technology of concurrent engineering. Design and manufacturing are the two most important links in the product life cycle. Concurrent engineering is to consi...
中信华 PCB Design
Huawei FPGA Design Process Guide.doc
[i=s]This post was last edited by paulhyde on 2014-9-15 08:55[/i] Huawei FPGA Design Flow Guide.doc...
xiangzi001 Electronics Design Contest
The serial port debugging software on the computer needs to send the protocol to stm32 twice in a row!
The serial port debugging software on the computer needs to send the protocol to stm32 twice in a row! This problem has troubled me for a long time. I wonder if anyone has encountered it and can give ...
冷板凳 stm32/stm8
Working principle of amplifier circuit
We know that the triode can control the current of the collector by controlling the current of the base to achieve the purpose of amplification. The amplifier circuit uses this characteristic of the t...
rain Analog electronics
Can't use sqrt() function on msp430g2553?
只要一用那个函数就报错 ./lnk_msp430g2553.cmd", line 56: error #10099-D: program will not fit intoavailable memory.run placement with alignment fails for section ".bss"size 0x302 .Available memory ranges:RAMsize:...
baokeyu Microcontroller MCU
【SensorTag】Bluetooth Life Elf Project Submission
[align=left] [/align][align=left]Since I got the SensorTag sensor component, I submitted my own solution: Bluetooth Life Wizard. [/align][align=left]At the beginning, the progress was very smooth. I l...
dwwzl Wireless Connectivity

EEWorld
subscription
account

EEWorld
service
account

Automotive
development
circle

Robot
development
community

Index Files: 215  1942  1148  1951  2238  5  40  24  46  54 
Datasheet   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z
Room 1530, 15th Floor, Building B, No. 18 Zhongguancun Street, Haidian District, Beijing Telephone: (010) 82350740 Postal Code: 100190
Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved 京ICP证060456号 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号