EEWORLDEEWORLDEEWORLD

Part Number

Search

CY2DP3110AXI

Description
Low Skew Clock Driver, 2DP Series, 10 True Output(s), 0 Inverted Output(s), PQFP32, 7 X 7 MM, 1.40 MM HEIGHT, LEAD FREE, PLASTIC, TQFP-32
Categorylogic    logic   
File Size308KB,10 Pages
ManufacturerCypress Semiconductor
Environmental Compliance
Download Datasheet Parametric View All

CY2DP3110AXI Overview

Low Skew Clock Driver, 2DP Series, 10 True Output(s), 0 Inverted Output(s), PQFP32, 7 X 7 MM, 1.40 MM HEIGHT, LEAD FREE, PLASTIC, TQFP-32

CY2DP3110AXI Parametric

Parameter NameAttribute value
Is it lead-free?Lead free
Is it Rohs certified?conform to
MakerCypress Semiconductor
Parts packaging codeQFP
package instructionLQFP,
Contacts32
Reach Compliance Codecompliant
Other featuresECL MODE: VCC = 0V WITH VEE = -2.375V TO -3.465V; ALSO OPERATES AT 3.3V SUPPLY
series2DP
Input adjustmentDIFFERENTIAL MUX
JESD-30 codeS-PQFP-G32
JESD-609 codee3
length7 mm
Logic integrated circuit typeLOW SKEW CLOCK DRIVER
Humidity sensitivity level3
Number of functions1
Number of inverted outputs
Number of terminals32
Actual output times10
Maximum operating temperature85 °C
Minimum operating temperature-40 °C
Package body materialPLASTIC/EPOXY
encapsulated codeLQFP
Package shapeSQUARE
Package formFLATPACK, LOW PROFILE
Peak Reflow Temperature (Celsius)260
propagation delay (tpd)0.75 ns
Certification statusNot Qualified
Same Edge Skew-Max(tskwd)0.05 ns
Maximum seat height1.6 mm
Maximum supply voltage (Vsup)2.625 V
Minimum supply voltage (Vsup)2.375 V
Nominal supply voltage (Vsup)2.5 V
surface mountYES
Temperature levelINDUSTRIAL
Terminal surfaceMatte Tin (Sn)
Terminal formGULL WING
Terminal pitch0.8 mm
Terminal locationQUAD
Maximum time at peak reflow temperature30
width7 mm
minfmax1500 MHz
Base Number Matches1
FastEdge™ Series
CY2DP3110
1 of 2:10 Differential Clock/Data Fanout Buffer
Features
• Ten ECL/PECL differential outputs
• One ECL/PECL differential or single-ended inputs
(CLKA)
• One HSTL differential or single-ended inputs (CLKB)
• Hot-swappable/-insertable
• 29 ps typical output-to-output skew
• 95 ps typical part-to-part skew
• 400 ps typical propagation delay
• 0.1 ps typical RMS phase jitter
• 1.5 GHz Operation (2.7 GHz maximum toggle
frequency)
• PECL and HSTL mode supply range: V
CC
= 2.5V± 5% to
3.3V±5% with V
EE
= 0V
• ECL mode supply range: V
E E
= –2.5V± 5% to –3.3V±5%
with V
CC
= 0V
• Industrial temperature range: –40°C to 85°C
• 32-pin TQFP package
• Temperature compensation like 100K ECL
• Pin-compatible with MC100ES6111
Functional Description
The CY2DP3110 is a low-skew, low propagation delay 2-to-10
differential fanout buffer targeted to meet the requirements of
high-performance clock and data distribution applications. The
device is implemented on SiGe technology and has a fully
differential internal architecture that is optimized to achieve
low signal skews at operating frequencies of up to 1.5 GHz.
The device features two differential input paths that are multi-
plexed internally. This mux is controlled by the CLK_SEL pin.
The CY2DP3110 may function not only as a differential clock
buffer but also as a signal-level translator and fanout on HSTL
single-ended signal to 10 ECL/PECL differential loads. An ex-
ternal bias pin, VBB, is provided for this purpose. In such an
application, the VBB pin should be connected to either one of
the CLKA# or CLKB# inputs and bypassed to ground via a
0.01-µF capacitor. Traditionally, in ECL, it is used to provide
the reference level to a receiving single-ended input that might
have a different self-bias point.
Since the CY2DP3110 introduces negligible jitter to the timing
budget, it is the ideal choice for distributing high frequency,
high precision clocks across back-planes and boards in com-
munication systems. Furthermore, advanced circuit design
schemes, such as internal temperature compensation, ensure
that the CY2DP3110 delivers consistent performance over
various platforms
Block Diagram
V
BB
Pin Configuration
Q1
Q1#
VCC
CLKA
CLKA#
Q2
Q2#
VEE
VCC
CLKB
CLKB#
Q3
Q3#
Q4
Q4#
VCC
CLK_SEL
CLKA
CLKA#
VBB
CLKB
CLKB#
VEE
1
2
3
4
5
6
7
8
32
31
30
29
28
27
26
25
VCC
Q0
Q0#
Q1
Q1#
Q2
Q2#
VCC
Q0
Q0#
CY2DP3110
CLK_SEL
VEE
VBB
Q7
Q7#
Q8
Q8#
Q9
Q9#
Cypress Semiconductor Corporation
Document #: 38-07469 Rev. *I
198 Champion Court
San Jose
,
CA 95134-1709
408-943-2600
Revised August 18, 2005
VCC
Q9#
Q9
Q8#
Q8
Q7#
Q7
VCC
Q6
Q6#
9
10
11
12
13
14
15
16
VEE
Q5
Q5#
24
23
22
21
20
19
18
17
Q3
Q3#
Q4
Q4#
Q5
Q5#
Q6
Q6#

EEWorld
subscription
account

EEWorld
service
account

Automotive
development
circle

Robot
development
community

Index Files: 1454  2075  593  603  2598  30  42  12  13  53 
Datasheet   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z
Room 1530, 15th Floor, Building B, No. 18 Zhongguancun Street, Haidian District, Beijing Telephone: (010) 82350740 Postal Code: 100190
Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved 京ICP证060456号 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号